Where to Find it - Online and Printed Information:

System installation (hardware/software) .......... VXIbus Configuration Guide*
                HP VIC (VXI installation software)*

Module configuration and wiring ......................This Manual
SCPI programming .............................................This Manual
SCPI example programs ....................................This Manual, Driver Disk
SCPI command reference ..................................This Manual
Register-Based Programming.............................This Manual

VXIplug&play programming ...............................VXIplug&play Online Help
VXIplug&play example programs ......................VXIplug&play Online Help
VXIplug&play function reference ......................VXIplug&play Online Help
Soft Front Panel information............................VXIplug&play Online Help

VISA language information.............................HP VISA User's Guide

HP VEE programming information.....................HP VEE User's Manual

*Supplied with HP Command Modules, Embedded Controllers, and VXLink.
Chapter 4
Understanding the HP E1330B Digital I/O Module ................................................. 41
Using This Chapter ..................................................................................................... 41
Port Description .......................................................................................................... 41
Data Lines ................................................................................................................... 41
The FLG Line (Input) .............................................................................................. 42
The CTL Line (Output) ............................................................................................ 42
The I/O Line (Output) ................................................................................................ 42
The STS Line ............................................................................................................. 43
The PIR Line ............................................................................................................. 43
The RES Line ............................................................................................................. 43
Default and Reset States ............................................................................................ 43
Setting the Polarity ...................................................................................................... 43
Using the Handshake Modes ...................................................................................... 44
Handshake Modes ..................................................................................................... 45
Inputting Data Bytes and Bits .................................................................................... 50
Bit Input .................................................................................................................... 50
Byte Input .................................................................................................................. 50
Outputting Data Bytes and Bits .................................................................................. 51
Bit Output ................................................................................................................... 51
Byte Output ................................................................................................................. 52
Multiple Port Operations ........................................................................................... 53
Multiple Port Handshaking ....................................................................................... 53
Multiple Port Input/Output ........................................................................................ 54

Chapter 5
HP E1330B Digital I/O Module Command Reference ............................................. 57
Using This Chapter ..................................................................................................... 57
Command Types ......................................................................................................... 57
Common Command Format ..................................................................................... 57
SCPI Command Format ........................................................................................... 57
Linking Commands ..................................................................................................... 59
SCPI Command Reference ......................................................................................... 60
DISPLAY Subsystem .................................................................................................. 61
:MONitor:PORT ...................................................................................................... 61
:MONitor:PORT? .................................................................................................... 62
:MONitor[:STATe] ................................................................................................. 62
:MONitor[:STATe]? .............................................................................................. 63
MEASURE Subsystem ............................................................................................... 64
:DIGital:DATA[type]:BIT[m]? ............................................................................. 64
:DIGital:DATA[type]:TRACe .............................................................................. 65
:DIGital:DATA[type]:VALue[m]? ..................................................................... 66
:DIGital:FLAG[n] ................................................................................................. 67
MEMORY Subsystem ................................................................................................. 68
:DELETE:MACRo ................................................................................................. 68
:VME:ADDRess ....................................................................................................... 69
:VME:ADDRess? .................................................................................................... 69
:VME:SIZE ............................................................................................................ 70
Chapter 5
HP E1330B Digital I/O Module Command Reference (continued)

MEMory Subsystem (continued)

<table>
<thead>
<tr>
<th>Command</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>:VME:SIZE?</td>
<td>70</td>
</tr>
<tr>
<td>:VME:STATe</td>
<td>71</td>
</tr>
<tr>
<td>:VME:STATe?</td>
<td>71</td>
</tr>
</tbody>
</table>

[SOURCE:] Subsystem

<table>
<thead>
<tr>
<th>Command</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>DIGital:CONTroln:POLarity</td>
<td>72</td>
</tr>
<tr>
<td>DIGital:CONTroln:POLarity?</td>
<td>74</td>
</tr>
<tr>
<td>DIGital:CONTroln[:VALue]</td>
<td>75</td>
</tr>
<tr>
<td>DIGital:CONTroln[:VALue]?</td>
<td>75</td>
</tr>
<tr>
<td>DIGital:DATAAn[:type]:BITm</td>
<td>76</td>
</tr>
<tr>
<td>DIGital:DATAAn[:type]:BITm?</td>
<td>77</td>
</tr>
<tr>
<td>DIGital:DATAAn[:type]:HANDshake:DELay</td>
<td>78</td>
</tr>
<tr>
<td>DIGital:DATAAn[:type]:HANDshake:DELay?</td>
<td>79</td>
</tr>
<tr>
<td>DIGital:DATAAn[:type]:HANDshake[:MODE]</td>
<td>80</td>
</tr>
<tr>
<td>DIGital:DATAAn[:type]:HANDshake[:MODE]?</td>
<td>81</td>
</tr>
<tr>
<td>DIGital:DATAAn[:type]:POLarity</td>
<td>82</td>
</tr>
<tr>
<td>DIGital:DATAAn[:type]:POLarity?</td>
<td>82</td>
</tr>
<tr>
<td>DIGital:DATAAn[:type]:TRACe</td>
<td>83</td>
</tr>
<tr>
<td>DIGital:DATAAn[:type][:VALue]</td>
<td>84</td>
</tr>
<tr>
<td>DIGital:DATAAn[:type][:VALue]?</td>
<td>85</td>
</tr>
<tr>
<td>DIGital:FLAGn:POLarity</td>
<td>86</td>
</tr>
<tr>
<td>DIGital:FLAGn:POLarity?</td>
<td>86</td>
</tr>
<tr>
<td>DIGital:HANDshaken:DELay</td>
<td>87</td>
</tr>
<tr>
<td>DIGital:HANDshaken:DELay?</td>
<td>88</td>
</tr>
<tr>
<td>DIGital:HANDshaken[:MODE]</td>
<td>88</td>
</tr>
<tr>
<td>DIGital:HANDshaken[:MODE]?</td>
<td>89</td>
</tr>
<tr>
<td>DIGital:IO?</td>
<td>89</td>
</tr>
<tr>
<td>DIGital:TRACe:CATalog?</td>
<td>90</td>
</tr>
<tr>
<td>DIGital:TRACe[:DATA]</td>
<td>90</td>
</tr>
<tr>
<td>DIGital:TRACe[:DATA]?</td>
<td>91</td>
</tr>
<tr>
<td>DIGital:TRACe:DEFine</td>
<td>91</td>
</tr>
<tr>
<td>DIGital:TRACe:DEFine?</td>
<td>92</td>
</tr>
<tr>
<td>DIGital:TRACe:DELeTe:ALL</td>
<td>92</td>
</tr>
<tr>
<td>DIGital:TRACe:DELeTe[:NAME]</td>
<td>92</td>
</tr>
</tbody>
</table>

STATus Subsystem

<table>
<thead>
<tr>
<th>Command</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>:OPERation:CONDition?</td>
<td>93</td>
</tr>
<tr>
<td>:OPERation:ENABle</td>
<td>94</td>
</tr>
<tr>
<td>:OPERation:ENABle?</td>
<td>94</td>
</tr>
<tr>
<td>:OPERation[:EVENt]?</td>
<td>94</td>
</tr>
<tr>
<td>:PRESet</td>
<td>94</td>
</tr>
<tr>
<td>:QUEStionable:CONDition?</td>
<td>95</td>
</tr>
<tr>
<td>:QUEStionable:ENABle</td>
<td>95</td>
</tr>
<tr>
<td>:QUEStionable:ENABle?</td>
<td>95</td>
</tr>
<tr>
<td>:QUEStionable[:EVENt]?</td>
<td>95</td>
</tr>
</tbody>
</table>
Chapter 5 (continued)
SYSTem Subsystem ................................................................. 96
:CDEscription? ........................................................................ 96
:CTYPe? .................................................................................. 96
:ERRor? .................................................................................. 97
:VERSion? ............................................................................... 97
IEEE 488.2 Common Commands ......................................... 98
Command Quick Reference ..................................................... 99

Appendix A
HP E1330B Digital I/O Specifications ..................................... 103

Appendix B
HP E1330B Digital I/O Module Register Information .................. 105
Using This Appendix .............................................................. 105
Addressing the Registers ......................................................... 105
The Base Address .................................................................. 106
Register Offset ....................................................................... 108
Reset and Registers ............................................................... 109
Register Definitions ............................................................... 109
Register Descriptions ............................................................ 111
Manufacturer Identification Register ...................................... 111
Device Identification Register ................................................. 111
Card Status/ Control Register ................................................. 111
Port Interrupt Control Register ............................................. 112
Port Transfer Control Register .............................................. 113
Port Control/ Status Register ................................................ 114
Port Data Register ................................................................ 115
Port Handshake Register ....................................................... 116
Port Delay Register ................................................................ 117
Port Normalization Register .................................................. 118
A Register-Based Output Algorithm ....................................... 119
A Register-Based Input Algorithm .......................................... 120
Programming Examples ......................................................... 121
System Configuration ............................................................ 121
Resetting the Module ............................................................ 122
Reading the ID, Device Type, and Status Registers ................... 123
Writing an 8-Bit Byte ............................................................ 125
Writing a 16-Bit Word ........................................................... 127
Reading an 8-Bit Byte ............................................................ 128
Reading a 16-Bit Word ........................................................... 130
Debugging Basic Register-Based Programs ............................ 130
PIR Interrupts on the HP E1330 .............................................. 131
HP E1330B Non-data Line I/O .................................................. 136
Embedded Computer Example .............................................. 140

Appendix C
Error Messages ....................................................................... 143
Certification

Hewlett-Packard Company certifies that this product met its published specifications at the time of shipment from the factory. Hewlett-Packard further certifies that its calibration measurements are traceable to the United States National Institute of Standards and Technology (formerly National Bureau of Standards), to the extent allowed by that organization’s calibration facility, and to the calibration facilities of other International Standards Organization members.

Warranty

This Hewlett-Packard product is warranted against defects in materials and workmanship for a period of three years from date of shipment. Duration and conditions of warranty for this product may be superseded when the product is integrated into (becomes a part of) other HP products. During the warranty period, Hewlett-Packard Company will, at its option, either repair or replace products which prove to be defective.

For warranty service or repair, this product must be returned to a service facility designated by Hewlett-Packard (HP). Buyer shall prepay shipping charges to HP and HP shall pay shipping charges to return the product to Buyer. However, Buyer shall pay all shipping charges, duties, and taxes for products returned to HP from another country.

HP warrants that its software and firmware designated by HP for use with a product will execute its programming instructions when properly installed on that product. HP does not warrant that the operation of the product, or software, or firmware will be uninterrupted or error free.

Limitation Of Warranty

The foregoing warranty shall not apply to defects resulting from improper or inadequate maintenance by Buyer, Buyer-supplied products or interfacing, unauthorized modification or misuse, operation outside of the environmental specifications for the product, or improper site preparation or maintenance.

The design and implementation of any circuit on this product is the sole responsibility of the Buyer. HP does not warrant the Buyer’s circuitry or malfunctions of HP products that result from the Buyer’s circuitry. In addition, HP does not warrant any damage that occurs as a result of the Buyer’s circuit or any defects that result from Buyer-supplied products.

NO OTHER WARRANTY IS EXPRESSED OR IMPLIED. HP SPECIFICALLY DISCLAIMS THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

Exclusive Remedies

THE REMEDIES PROVIDED HEREIN ARE BUYER’S SOLE AND EXCLUSIVE REMEDIES. HP SHALL NOT BE LIABLE FOR ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES, WHETHER BASED ON CONTRACT, TORT, OR ANY OTHER LEGAL THEORY.

Notice

The information contained in this document is subject to change without notice. HEWLETT-PACKARD (HP) MAKES NO WARRANTY OF ANY KIND WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. HP shall not be liable for errors contained herein or for incidental or consequential damages in connection with the furnishing, performance or use of this material. This document contains proprietary information which is protected by copyright. All rights are reserved. No part of this document may be photocopied, reproduced, or translated to another language without the prior written consent of Hewlett-Packard Company. HP assumes no responsibility for the use or reliability of its software on equipment that is not furnished by HP.

U.S. Government Restricted Rights

The Software and Documentation have been developed entirely at private expense. They are delivered and licensed as “commercial computer software” as defined in DFARS 252.227-7013 (Oct 1988), DFARS 252.211-7015 (May 1991) or DFARS 252.227-7014 (Jun 1995), as a “commercial item” as defined in FAR 2.101(a), or as “Restricted computer software” as defined in FAR 52.227-19 (Jun 1987)(or any equivalent agency regulation or contract clause), whichever is applicable. You have only those rights provided for such Software and Documentation by the applicable FAR or DFARS clause or the HP standard software agreement for the product involved.
Documentation History

All Editions and Updates of this manual and their creation date are listed below. The first Edition of the manual is Edition 1. The Edition number increments by 1 whenever the manual is revised. Updates, which are issued between Editions, contain replacement pages to correct or add additional information to the current Edition of the manual. Whenever a new Edition is created, it will contain all of the Update information for the previous Edition. Each new Edition or Update also includes a revised copy of this documentation history page.

Edition 1
Edition 2 ............................................................ September 1990
Edition 3 ............................................................ April 1992
Edition 4 ............................................................ September 1992
Edition 5 ............................................................ November 1993
Edition 6 ............................................................ June 1995
Edition 7 ............................................................ May 1997

Safety Symbols

Instruction manual symbol affixed to product. Indicates that the user must refer to the manual for specific WARNING or CAUTION information to avoid personal injury or damage to the product.

Alternating current (AC)

Direct current (DC).

Indicates hazardous voltages.

Indicates the field wiring terminal that must be connected to earth ground before operating the equipment—protects against electrical shock in case of fault.

WARNING Calls attention to a procedure, practice, or condition that could cause bodily injury or death.

CAUTION Calls attention to a procedure, practice, or condition that could possibly cause damage to equipment or permanent loss of data.

Frame or chassis ground terminal—typically connects to the equipment's metal frame.

WARNING

The following general safety precautions must be observed during all phases of operation, service, and repair of this product. Failure to comply with these precautions or with specific warnings elsewhere in this manual violates safety standards of design, manufacture, and intended use of the product. Hewlett-Packard Company assumes no liability for the customer's failure to comply with these requirements.

Ground the equipment: For Safety Class 1 equipment (equipment having a protective earth terminal), an uninterruptible safety earth ground must be provided from the mains power source to the product input wiring terminals or supplied power cable.

DO NOT operate the product in an explosive atmosphere or in the presence of flammable gases or fumes.

For continued protection against fire, replace the line fuse(s) only with fuse(s) of the same voltage and current rating and type. DO NOT use repaired fuses or short-circuited fuse holders.

Keep away from live circuits: Operating personnel must not remove equipment covers or shields. Procedures involving the removal of covers or shields are for use by service-trained personnel only. Under certain conditions, dangerous voltages may exist even with the equipment switched off. To avoid dangerous electrical shock, DO NOT perform procedures involving cover or shield removal unless you are qualified to do so.

DO NOT operate damaged equipment: Whenever it is possible that the safety protection features built into this product have been impaired, either through physical damage, excessive moisture, or any other reason, REMOVE POWER and do not use the product until safe operation can be verified by service-trained personnel. If necessary, return the product to a Hewlett-Packard Sales and Service Office for service and repair to ensure that safety features are maintained.

DO NOT service or adjust alone: Do not attempt internal service or adjustment unless another person, capable of rendering first aid and resuscitation, is present.

DO NOT substitute parts or modify equipment: Because of the danger of introducing additional hazards, do not install substitute parts or perform any unauthorized modification to the product. Return the product to a Hewlett-Packard Sales and Service Office for service and repair to ensure that safety features are maintained.
### Declaration of Conformity

**according to ISO/IEC Guide 22 and EN 45014**

<table>
<thead>
<tr>
<th>Manufacturer’s Name:</th>
<th>Hewlett-Packard Company</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Loveland Manufacturing Center</td>
</tr>
<tr>
<td>Manufacturer’s Address:</td>
<td>815 14th Street S.W.</td>
</tr>
<tr>
<td></td>
<td>Loveland, Colorado 80537</td>
</tr>
</tbody>
</table>

declares, that the product:

<table>
<thead>
<tr>
<th>Product Name:</th>
<th>Quad 8-Bit Digital I/O Module</th>
</tr>
</thead>
<tbody>
<tr>
<td>Model Number:</td>
<td>HP E1330B</td>
</tr>
<tr>
<td>Product Options:</td>
<td>All</td>
</tr>
</tbody>
</table>

conforms to the following Product Specifications:

**Safety:**
- CSA C22.2 #1010.1 (1992)
- UL 1244

**EMC:**
- CISPR 11:1990/EN55011 (1991): Group 1 Class A
- EN50082-1:1:1992
- IEC 801-2:1991: 4kVCD, 8kVAD
- IEC 801-3:1984: 3 V/m
- IEC 801-4:1988: 1kV Power Line, .5kV Signal Lines

**Supplementary Information:** The product herewith complies with the requirements of the Low Voltage Directive 73/23/EEC and the EMC Directive 89/336/EEC (inclusive 93/68/EEC) and carries the "CE" marking accordingly. Tested in a typical configuration in an HP B-Size VXI mainframe.

June 15, 1995

Jim White, QA Manager

European contact: Your local Hewlett-Packard Sales and Service Office or Hewlett-Packard GmbH, Department HQ-TRE, Herrenberger Straße 130, D-71034 Böblingen, Germany (FAX +49-7031-14-3143)
Reader Comment Sheet
HP E1330B Quad 8-Bit Digital I/O User's Manual
Edition 7

You can help us improve our manuals by sharing your comments and suggestions. In appreciation of your time, we will enter you in a quarterly drawing for a Hewlett-Packard Palmtop Personal Computer (U.S. government employees are not eligible for the drawing).

Please list the system controller, operating system, programming language, and plug-in modules you are using.

Please pencil-in one circle for each statement below: Disagree ◀ O O O O Agree

• The documentation is well organized. O O O O O
• Instructions are easy to understand. O O O O O
• The documentation is clearly written. O O O O O
• Examples are clear and useful. O O O O O
• Illustrations are clear and helpful. O O O O O
• The documentation meets my overall expectations. O O O O O

Please write any comments or suggestions below—be specific.

______________________________________________________________________________

______________________________________________________________________________

______________________________________________________________________________

______________________________________________________________________________

______________________________________________________________________________

______________________________________________________________________________

______________________________________________________________________________
Using This Chapter

This chapter describes the Quad 8-bit Digital I/O Module and how to program the Module using SCPI (Standard Commands for Programmable Instruments) commands. This chapter contains the following sections:

- Technical Description .................................................. Page 11
- Instrument Definition .................................................... Page 13
- Downloading SCPI Drivers ............................................. Page 13
- Programming the Digital I/O Module ............................... Page 13
- Initial Operation .......................................................... Page 16

Technical Description

The HP E1330B Quad 8-Bit Digital I/O Module (referred to as the Digital I/O module) is a four port digital input/output module intended for data communication and digital control in electronic environments. The Digital I/O module is compatible with TTL levels (0-5V) or CMOS levels (using external pull-ups). The Digital I/O module complies with VXIbus (VMEbus Extensions for Instrumentation) definitions for the P1 bus connector on B-sized modules. A jumper on the module sets the VXIbus interrupt level.
Each port is identical and consists of 6 control lines and 8 data lines. There are 7 registers for control and status on each port. In addition, the module also has Manufacturer ID, Device Type, and Module Status/Control Registers. Figure 1-1 shows the locations of the ports and a simplified diagram of a single port. Of the seven control lines, three (I/O, CTL, and FLG) are used with SCPI commands and three (RES, STS, and PIR) are controlled through register access. Chapter 4 — “Understanding the HP E1330B Digital I/O Module” contains detailed descriptions of these lines.

Each port has two sets of hardware configuration jumpers. One set of jumpers allows you to connect the FLG lines together for multi-port data transmission. Another jumper selects either open collector operation or internal pull-up to TTL compatible levels on the data lines. Chapter 2 — “Configuring the HP E1330B Digital I/O Module” describes how to set these jumpers.

SCPI commands provided for the Digital I/O allow operation on a single bit, 8-bit "BYTE" format, 16-bit "WORD" format (using 2 ports), or 32-bit "LWORd" format (using 4 ports).

Table 1-1 shows the mapping of bit numbers from the 8-bit ports to the 16- or 32-bit ports. Chapter 5 — “HP E1330B Digital I/O Command Reference” describes each command in detail and Chapter 3 — “Using the HP E1330B Digital I/O Module” gives examples of the use of SCPI commands.

Table 1-1. Data Lines

<table>
<thead>
<tr>
<th>Port #</th>
<th>Bit designations</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>7------0</td>
</tr>
<tr>
<td>1</td>
<td>7------0</td>
</tr>
<tr>
<td>2</td>
<td>7------0</td>
</tr>
<tr>
<td>3</td>
<td>7------0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Port #</th>
<th>Bit designations</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>15------8</td>
</tr>
<tr>
<td>2</td>
<td>7------0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Port #</th>
<th>Bit designations</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>31------24</td>
</tr>
<tr>
<td>0</td>
<td>23------16</td>
</tr>
<tr>
<td>0</td>
<td>15------8</td>
</tr>
<tr>
<td>0</td>
<td>7------0</td>
</tr>
</tbody>
</table>

Two 3-meter, 60-wire ribbon cables with an insulation displacement header connector (ribbon cable connector) on one end are included with the Digital I/O module. Additional cable sets can be ordered (HP part number E1330-61601) from your nearest Hewlett-Packard Sales Office.
Instrument Definition

Each Digital I/O module installed in an HP mainframe is treated as an independent instrument; having a unique secondary HP-IB address. Each instrument is also assigned a dedicated error queue, input and output buffers, status registers and, if applicable, dedicated mainframe memory space for readings or data. Multiple Digital I/O modules cannot be combined into a single instrument.

Downloading SCPI Drivers

The HP Digital I/O Driver allows the HP E1330B module to operate with either B-size mainframes or HP E1405/06 Command Modules in a C-size mainframe. The driver implements the Standard Commands for Programmable Instrumentation (SCPI) command language. The B-size HP E1300/E1301 Mainframe has a built-in driver, or can use a downloadable driver. The two drivers are slightly different and the differences are detailed in Chapter 5 — “HP E1330B Digital I/O Command Reference”.

To use the HP E1330B with a C-size mainframe and command module, you must use a downloadable driver. The downloadable driver name for the Digital I/O module is “DIG_IO”. The procedure for downloading the drivers is contained in the HP E1405B and HP E1406A Command Module User Guides.

Programming the Digital I/O Module

To program the Digital I/O module using SCPI commands, you will need to know the controller language and interface addresses you will be using. See the HP 75000 Series B or Series C Installation and Getting Started Guide for detailed interface addressing and controller language information.

---

Note

This discussion applies only to SCPI (Standard Commands for Programmable Instruments) programming. See Appendix B — “Digital I/O Register Information” for details on register addressing. Do not mix SCPI programming and direct register access.
SCPI commands can be used in either long or short form. A long form example is:

```
DISPlay:MONitor ON
```

The same command, without the lower case letters, is the short form. For example:

```
DISP:MON ON
```

Either the long form or the short form commands can be used to perform the same result. The long and short forms can also be mixed within the same program code. The commands are case insensitive, either upper or lower case letters are accepted.

In the command examples shown above, the item enclosed in <> is a parameter required to use the command, however, do not include the brackets when sending the command. In this example, the parameter input can be replaced with any one of the following: 0, 1, OFF, or ON. The allowable values of the parameters are given in Chapter 5 — “HP E1330B Digital I/O Module Command Reference”. You must include at least one space between the keywords and the parameter.

Some commands are shown with items enclosed in square brackets ([ ]). These are implied or optional items that do not have to be included. For example, the complete command syntax listing for the first example is:

```
DISPlay:MONitor[:STATE] <0|1 or OFF|ON>
```

The item enclosed in brackets, [:STATE], does not have to be included for the command to work. Complete descriptions of the SCPI command language, syntax, parameter types, and usage are in Chapter 5 of this manual.

Specifying SCPI Commands

SCPI commands related to the Digital I/O module use three types of parameters to specify a port number, a bit number, or a multiple port combining operation. Each type is briefly described here. Descriptions and examples of usage can be found in Chapter 3 of this manual.

Specifying a Port

The Digital I/O module has four identical ports numbered from 0 to 3. SCPI commands that relate to a specific port use a special parameter to indicate the port number. For example:

```
[SOURce:]DIGital:DATA n <value>
```

This command writes the parameter <value> to the port specified by the n portion of the DATA keyword. Replace the n with the port number, making the number the last character of the DATA keyword without spaces. For example, to set all port 2 data lines to logical zero, use the command:

```
[SOURce:]DIGital:DATA2 0
```

The value of n may vary for multiple port commands and operations. A description of multiple port commands is on page 15.
**Specifying a Bit**

Each of the four ports on the module has eight bi-directional data lines, corresponding to eight programmable data bits. Some SCPI commands allow you to manipulate or read these bits individually. For example:

```
MEASure:DIgital:DATA\n:BITm?
```

This command reads the state of a bit, specified by \( m \), on port \( n \). The result will be either 0 or 1, indicating the current logical state of the bit. Replace \( m \) with the desired bit number, and \( n \) with the desired port number, making each number the last characters of the `DATA` and `BIT` keywords without spaces. For example, to read bit 7 on port 0, use the following command:

```
MEASure:DIgital:DATA0:BIT7?
```

For single ports, the value of \( m \) can range from 0 to 7. Some multiple port operations and commands may allow bit numbers to range from 0 to 31.

**Specifying Multiple Port Operations**

The Digital I/O module allows you to set or read multiple ports or bits with a single command. For example:

```
MEASure:DIgital:DATA\n[:type]?
```

This command uses an optional keyword, `[:type]`, to specify how many ports are combined in a single returned value. The lower case keyword `[:type]` is replaced with one of a fixed set of keywords. For example, to read all 4 ports (all 32-bits) as a single returned value, use the command:

```
MEASure:DIgital:DATA0:LOWer?
```

Keywords are provided to allow port combinations of 16- or 32-bits. Using multiple ports is described in more detail in Chapter 4 of this manual.
Initial Operation

Use the following example to verify initial operation. The example first sets and then queries the polarity of a logical true condition on the port 0 FLG line. The example uses an HP Series 200/300 Computer with HP BASIC as the programming language. The computer is connected to an HP E1301 Mainframe using the Hewlett-Packard Interface Bus (HP-IB)*. The HP-IB interface select code is 7, the HP-IB primary address is 09, and the HP-IB secondary address (used to specify the Digital I/O module) is 18. Refer to the B-Size Installation and Getting Started Guide for more details.

```
10 ASSIGN @Dio TO 70918                       !Sets an I/O path to the module.
30 OUTPUT @Dio;"RST"                         !Wait for the module to finish.
40 OUTPUT @Dio;"OPC?"                        !Hold here until command is finished.
50 ENTER @Dio;Ready                         !Set POSitive polarity.
60 OUTPUT @Dio;"SOUR:DIG:FLAG0:POL POS;"OPC?"!Wait for finish.
70 ENTER @Dio;Ready                         !Query the polarity state.
80 OUTPUT @Dio;"SOUR:DIG:FLAG0:POL?"        !Get the result.
90 ENTER @Dio;Polarity$                      !Check the result.
100 IF Polarity$ <> "POS" THEN
110 DISP "Polarity Check ERROR"             !Error discovered.
120 PAUSE                                   !Pause on error.
130 ELSE
140 DISP "Polarity set to ";Polarity$       !Set NEGative polarity.
150 END IF
160 OUTPUT @Dio;"SOUR:DIG:FLAG0:POL NEG;"OPC?"!Wait for finish.
170 ENTER @Dio;Ready                         !Query the polarity state.
180 OUTPUT @Dio;"SOUR:DIG:FLAG0:POL?"        !Get the result.
190 ENTER @Dio;Polarity$                      !Check the result.
200 IF Polarity$ <> "NEG" THEN
210 DISP "Polarity Check ERROR"             !Error discovered.
220 PAUSE                                   !Pause on error.
230 ELSE
240 DISP "Polarity set to ";Polarity$       !Set POSitive polarity.
250 END IF
260 OUTPUT @Dio;"RST"                         !Restore the module.
270 OUTPUT @Dio;"OPC?"                        !Wait for the module to finish.
280 ENTER @Dio;Ready                         !Set NEGative polarity.
290 END                                       !Wait for finish.
```

* HP-IB is Hewlett-Packard’s implementation of IEEE Std 488.1-1984.
Using This Chapter

This chapter shows how to configure the Digital I/O module for use in a VXIbus mainframe, connect peripheral devices, and configure the module for operation. Refer to Figure 2-1 for locations of jumpers and switches. This chapter contains the following sections:

- Setting the Address Switch ........................................ Page 18
- Enabling Pull-ups ..................................................... Page 19
- Selecting the Interrupt Line ....................................... Page 20
- Combining the Flag Lines .......................................... Page 21
- Digital I/O Module Peripheral Pinout ......................... Page 22
- Configuring for Isolated Digital I/O ............................... Page 25
- Connecting to a GPIO Peripheral ................................. Page 26
- Using with External Pull-ups ....................................... Page 28
- Typical Connection ..................................................... Page 29

Figure 2-1. HP E1330B Digital I/O Module
Setting the Address Switch

Refer to Figure 2-1. In the center rear of the module, next to the P1 connector, you will find the logical address switch. Its factory setting is 144; rockers 4 and 7 are closed, all others are open. You can select the address of the Digital I/O module to any number 0–255 (decimal). The default setting of the address switch is shown in Figure 2-2.

**Note**

To be recognized as an instrument when you are using the Digital I/O module in an HP E1300/1301 Mainframe or with an HP E1405 or E1406 Command Module, the logical address *must* be set to a multiple of 8.

![Figure 2-2. Logical Address Switch Set at 144](image-url)
Enabling Pull-ups

Referring to Figure 2-1, note the pull-up enable jumpers near the middle of each of the large ICs. The data lines of each port can be independently configured for either passive or active pull-up to TTL high levels. The factory-shipped condition is pull-up disabled for all ports. The data lines may be either inputs or outputs. When the data lines are outputs, and the jumper is in the enabled position, the outputs are actively forced high. When the data lines are inputs, the jumper position makes no difference.

---

**Note**

The jumper in the enabled position does not add an input pull-up resistor to each data line, it enables a chip-internal pull-up network.

---

Each data line has an active resistive terminating network. The active circuitry ensures that when power is removed from the module, the data lines are not loaded. With power applied, the resistive terminating network is equivalent to that shown in Figure 2-3.

---

Figure 2-3. Equivalent Data Line Termination
Selecting the Interrupt Line

The VXI peripheral interrupt bus consists of seven lines which can carry the interrupt signal to the commander. The most common line to be used is line one, as this is the usual default interrupt line. Many VXIbus commanders have a way to change the interrupt line they manage (for example, the E1405/06 has an interrupt line allocation table). When doing direct register-based programming, instead of using the SCPI driver, set the interrupt line to a line that is not used by the SCPI driver. Module interrupt priority can be established with these lines. In general, the higher the line number, the higher the priority.

Referring to Figure 2-1, near the P1 connector you will find two sets of jumper pins labeled X and 1 through 7 (JM15 and JM16). The Digital I/O module is factory-shipped with the interrupt set to 1. If you need to change the interrupt level you must move both jumpers on the blocks. Spare jumpers, used for combining the flag (FLG) lines, are stored on the unused ground pins of this connector when it ships from the factory.

Note

The interrupt circuitry for the HP E1330B is implemented as release on interrupt acknowledge (ROAK). The HP E1330B Digital I/O module will de-assert (or release) the interrupt request line during an interrupt acknowledge cycle.

The interrupt circuitry on the HP E1330A is implemented as release on register access (RORA). The HP E1330A Digital I/O module will continue to assert the interrupt request line until the Port Control/Status Register on the Digital I/O module is accessed.

Both the HP E1330A and HP E1330B may be used with the HP E1300A/E1301A and with the HP E1405A/B and HP E1406A. If you are using HP Compiled SCPI (i.e., HP E1570A), you must use the HP E1330B.
Combining the Flag Lines

Each port contains a Flag Line, labeled FLG, that can be used to implement a handshake scheme with a peripheral. For single port operations, the FLG lines can be used in the factory default setting (no flag lines combined) to handshake with a peripheral. For multi-port operations with a single handshake line, you can combine the flag line from multiple ports. The combined flag lines are physically tied together. An action on any of the combined flag lines performs that action for all combined flag lines.

Figure 2-5 shows the locations of the flag combining switches and how to set them. Before setting any flag combine switches, you may wish to read the discussion regarding allowable port combinations and handshaking in Chapter 4 of this manual.

---

**Note**

When using FLG and CTL for handshaking on multiple port operations, CTL is set for each port sequentially, beginning at the lowest numbered port.

---

![Figure 2-5. Flag Combine Switches](image-url)
Digital I/O Module Peripheral Pinout

Figure 2-6 shows pinouts for the Digital I/O module connectors. Each is compatible with easy crimp connections to ribbon cables for standard digital I/O interfacing. Figure 2-7 shows the data line location on the supplied ribbon cables. Figure 2-8 shows how to connect the cables. Details about the functioning of these pins is covered in Chapter 4 — “Understanding the HP E1330B Digital I/O Module but line names are as follows:

RES  
Reset Line - used to reset a peripheral. Output from the Digital I/O module.

STS  
Status Line - used as an auxiliary handshake line. Input to the Digital I/O module.

PIR  
Peripheral Interrupt Line - used to signal a peripheral interrupt. Input to the Digital I/O module.

FLG  
Flag Line - used to handshake data between a peripheral and the Digital I/O module. Controlled by the peripheral. Input to the Digital I/O module.

CTL  
Control Line - used to handshake data between a peripheral and the Digital I/O module. Controlled by the Digital I/O module. Output from the Digital I/O module.

I/O  
Input/Output Line - used to establish input or output on a port. Controlled by the Digital I/O module. Input to the Digital I/O module.
### Figure 2-6. J1 and J2 Connector Pinouts

<table>
<thead>
<tr>
<th>J1 Pin</th>
<th>J1 Assignment</th>
<th>J2 Pin</th>
<th>J2 Assignment</th>
<th>J2 Pin</th>
<th>J2 Assignment</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>-</td>
<td>31</td>
<td>D1-2</td>
<td>1</td>
<td>-</td>
</tr>
<tr>
<td>3</td>
<td>RES1</td>
<td>33</td>
<td>D1-3</td>
<td>3</td>
<td>RES3</td>
</tr>
<tr>
<td>5</td>
<td>RES0</td>
<td>35</td>
<td>D1-4</td>
<td>5</td>
<td>RES2</td>
</tr>
<tr>
<td>7</td>
<td>STS1</td>
<td>37</td>
<td>D1-5</td>
<td>7</td>
<td>STS3</td>
</tr>
<tr>
<td>9</td>
<td>STS0</td>
<td>99</td>
<td>D1-6</td>
<td>9</td>
<td>STS2</td>
</tr>
<tr>
<td>11</td>
<td>PIR1</td>
<td>41</td>
<td>D1-7</td>
<td>11</td>
<td>PIR3</td>
</tr>
<tr>
<td>13</td>
<td>PIR0</td>
<td>43</td>
<td>D0-0</td>
<td>13</td>
<td>PIR2</td>
</tr>
<tr>
<td>15</td>
<td>FLG1</td>
<td>45</td>
<td>D0-1</td>
<td>15</td>
<td>FLG3</td>
</tr>
<tr>
<td>17</td>
<td>FLG0</td>
<td>47</td>
<td>D0-2</td>
<td>17</td>
<td>FLG2</td>
</tr>
<tr>
<td>19</td>
<td>CTL1</td>
<td>49</td>
<td>D0-3</td>
<td>19</td>
<td>CTL3</td>
</tr>
<tr>
<td>21</td>
<td>CTL0</td>
<td>51</td>
<td>D0-4</td>
<td>21</td>
<td>CTL2</td>
</tr>
<tr>
<td>23</td>
<td>I/O1</td>
<td>53</td>
<td>D0-5</td>
<td>23</td>
<td>I/O3</td>
</tr>
<tr>
<td>25</td>
<td>I/O0</td>
<td>55</td>
<td>D0-6</td>
<td>25</td>
<td>I/O2</td>
</tr>
<tr>
<td>27</td>
<td>D1-0</td>
<td>57</td>
<td>D0-7</td>
<td>27</td>
<td>D3-0</td>
</tr>
<tr>
<td>29</td>
<td>D1-1</td>
<td>59</td>
<td>-</td>
<td>29</td>
<td>D3-1</td>
</tr>
</tbody>
</table>

*All even pins are grounded*
Figure 2-7. Data Line Location on Ribbon Cables

Figure 2-8. Connecting the Digital I/O Cable
Configuring for Isolated Digital I/O

The two Digital I/O module peripheral connectors, J1 and J2, each have 60 pins. An industry standard isolated digital I/O peripheral, like the Opto 22® 16 Position Single Channel Mounting Rack, is a 50-pin connection. The connector is either a card edge or a header connector (similar to J1 on the Digital I/O module). For example, the Opto 22® rack, PB16C, uses a card edge connector; PB16H uses a header connector. They both have the same pin-out for the ribbon cable. Both can accommodate up to 16 single channel I/O lines.

12 of the wires on the supplied ribbon cable are not connected. Figure 2-8 shows the ribbon cable connections. The method of connection to the ribbon cable can be facilitated by the use of specialty fixtures for these connectors, but there is no standard for connector keys or spacing.

For the Opto 22® rack, lines 1–10 are not used on the peripheral connector. Pins 27–57 on the ribbon cable, odd numbered pins only, correspond to pins 17–47 on the Opto 22® rack. All even numbered pins are ground. Do not connect pins 1 and 49 on the Opto 22® rack connector.

**Procedure**

1. Carefully cut lines 1-11 on the ribbon cable and line 59. A tan wire should be the first wire on the ribbon cable after you make the cut.

2. Select the 50-pin connector you need, either edge connector or header connector and attach the ribbon cable.

3. Connect the ribbon cable to the Opto 22® rack for optically isolated digital operation.

Opto 22® is a registered trademark of Opto 22, Huntington Beach, CA 92649
Connecting to a GPIO Peripheral

The GPIO interface is a widely used standard parallel interface for connecting computers to peripherals. The GPIO interface may employ up to 32-bits of bi-directional data transfer. The Digital I/O module and the GPIO interface have identical line definitions but different pin assignments. Ports A-D on the GPIO are defined as ports 0-3 on the Digital I/O module.

Procedure

1. Connect the ribbon cable to connector J1 and/or J2 on the Digital I/O module.

2. Connect the wires on the ribbon cable to the peripheral as described in Table 2-1 for the GPIO interface.

Figure 2-9. Typical Isolated Peripheral Hookup
Table 2-1. Digital I/O Pinout to GPIO Pinout

<table>
<thead>
<tr>
<th>Connector</th>
<th>Port 0 Digital I/O</th>
<th>GPIO</th>
<th>Port 1 Digital I/O</th>
<th>GPIO</th>
</tr>
</thead>
<tbody>
<tr>
<td>Name</td>
<td>Pin #</td>
<td>Pin#</td>
<td>Name</td>
<td>Pin#</td>
</tr>
<tr>
<td>D00</td>
<td>43</td>
<td>33</td>
<td>D10</td>
<td>27</td>
</tr>
<tr>
<td>D01</td>
<td>45</td>
<td>15</td>
<td>D11</td>
<td>29</td>
</tr>
<tr>
<td>D02</td>
<td>47</td>
<td>34</td>
<td>D12</td>
<td>31</td>
</tr>
<tr>
<td>D03</td>
<td>49</td>
<td>16</td>
<td>D13</td>
<td>33</td>
</tr>
<tr>
<td>D04</td>
<td>51</td>
<td>35</td>
<td>D14</td>
<td>35</td>
</tr>
<tr>
<td>D05</td>
<td>53</td>
<td>17</td>
<td>D15</td>
<td>37</td>
</tr>
<tr>
<td>D06</td>
<td>55</td>
<td>36</td>
<td>D16</td>
<td>39</td>
</tr>
<tr>
<td>D07</td>
<td>57</td>
<td>18</td>
<td>D17</td>
<td>41</td>
</tr>
<tr>
<td>RES0</td>
<td>5</td>
<td>12</td>
<td>RES1</td>
<td>3</td>
</tr>
<tr>
<td>STS0</td>
<td>9</td>
<td>26</td>
<td>STS1</td>
<td>7</td>
</tr>
<tr>
<td>PIR0</td>
<td>13</td>
<td>9</td>
<td>PIR1</td>
<td>11</td>
</tr>
<tr>
<td>FLG0</td>
<td>17</td>
<td>27</td>
<td>FLG1</td>
<td>15</td>
</tr>
<tr>
<td>CTL0</td>
<td>21</td>
<td>13</td>
<td>CTL1</td>
<td>19</td>
</tr>
<tr>
<td>I/O0</td>
<td>25</td>
<td>31</td>
<td>I/O1</td>
<td>23</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Port 2 Digital I/O</th>
<th>GPIO</th>
<th>Port 3 Digital I/O</th>
<th>GPIO</th>
</tr>
</thead>
<tbody>
<tr>
<td>Name</td>
<td>Pin #</td>
<td>Pin#</td>
<td>Name</td>
</tr>
<tr>
<td>D20</td>
<td>43</td>
<td>33</td>
<td>D30</td>
</tr>
<tr>
<td>D21</td>
<td>45</td>
<td>15</td>
<td>D31</td>
</tr>
<tr>
<td>D22</td>
<td>47</td>
<td>34</td>
<td>D32</td>
</tr>
<tr>
<td>D23</td>
<td>49</td>
<td>16</td>
<td>D33</td>
</tr>
<tr>
<td>D24</td>
<td>51</td>
<td>35</td>
<td>D34</td>
</tr>
<tr>
<td>D25</td>
<td>53</td>
<td>17</td>
<td>D35</td>
</tr>
<tr>
<td>D26</td>
<td>55</td>
<td>36</td>
<td>D36</td>
</tr>
<tr>
<td>D27</td>
<td>57</td>
<td>18</td>
<td>D37</td>
</tr>
<tr>
<td>RES2</td>
<td>5</td>
<td>12</td>
<td>RES3</td>
</tr>
<tr>
<td>STS2</td>
<td>9</td>
<td>26</td>
<td>STS3</td>
</tr>
<tr>
<td>PIR2</td>
<td>13</td>
<td>9</td>
<td>PIR3</td>
</tr>
<tr>
<td>FLG2</td>
<td>17</td>
<td>27</td>
<td>FLG3</td>
</tr>
<tr>
<td>CTL2</td>
<td>21</td>
<td>13</td>
<td>CTL3</td>
</tr>
<tr>
<td>I/O2</td>
<td>25</td>
<td>31</td>
<td>I/O3</td>
</tr>
</tbody>
</table>

For the Digital I/O connectors, all even numbered pins are ground.
For the GPIO connector, pins 5, 6, 10, 14, 23, 24, 28 and 32 are ground.
Using with External Pull-ups

The Digital I/O module data lines can be used in an open collector configuration. Connections for open collector require the use of external power supplies and pull-up resistors. The internal pull-up mode of the Digital I/O module should be disabled for open collector output. Figure 2-10 shows a single data line connection. The value of the pull-up resistor is calculated as follows:

\[
V_{cc} = 5.0 \text{ Vdc}
\]

\[
I_{\text{max}} = I_{\text{out,low}} \times \text{safety\_factor} = 48\text{mA} \times 0.52 = 25\text{mA}
\]

\[
R = \frac{V_{cc}}{I_{\text{max}}} = \frac{5}{0.025} = 200\Omega
\]

The value of TTL high with the 200 Ω pull-up resistor is calculated as follows:

\[
V_{\text{high}} = V_{cc} \times \frac{6200}{6200 + 200} = 4.84\text{Vdc}
\]

![Figure 2-10. Typical Open Collector Data Line](image.png)
Typical Connection

Figure 2-11 shows a typical driver/receiver connection for data transfer. The FLG, PIR, and STS lines have a discrete resistive pull-up network. The data lines do not have a discrete resistive pull-up, but can use an internal pull-up in the 75ALS160. The internal pull-up requires that the data lines sink 3.2 mA to pull the line to less than 0.4 V. The I/O, CTL, and RES lines are open collector, and require external pull-up to logic high.

Figure 2-11. Typical Driver/Receiver Connections
Notes:
Using This Chapter

This chapter is divided into eight sections about transferring data to and from the Digital I/O Module and a peripheral:

- Addressing the Module ........................................... Page 31
- Operation Overview ............................................ Page 32
- Default and Reset States ................................. Page 33
- Setting the Polarity ............................................. Page 33
- Setting the Handshake Mode ................................. Page 34
- Inputting Data Bytes and Bits ............................... Page 35
- Outputting Data Bytes and Bits .............................. Page 36
- Multiple Port Operations ....................................... Page 37
- Using Trace Memory ............................................ Page 38

Addressing the Module

The examples shown in this chapter use the default addresses for the interface, Command module, and Digital I/O module. The address uses both HP-IB primary and secondary addresses. The default address is:

<p>| | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>09</td>
<td>18</td>
</tr>
<tr>
<td>HP-IB Primary Address</td>
<td>HP-IB Secondary Address</td>
<td></td>
</tr>
</tbody>
</table>
| Interface Select Code | Command module HP-IB Address | Digital I/O module address \( LADDR_{8} \) \\

To establish these defaults as an I/O path in HP BASIC, the program examples use this code:

```
10 ASSIGN @Dio TO 70918
```

Each Digital I/O module in a system must have a different logical address. Additionally, no two instruments in the same system can have the same logical address. Setting the logical address is described in Chapter 2 — “Configuring the HPE1330B Digital I/O Module”.

Operation Overview

The following steps illustrate general operation of the Digital I/O module.

Figure 3-1. HP E1330B General Operation
Default and Reset States

At initial power-on and following the *RST command, the Digital I/O module is set to the following states:

- **CTL line:** 0 = TTL Low
- **I/O line:** TRUE = input = TTL High
- **Data, FLG, and CTL line Polarity:** POSitive
- **Handshake mode:** NONE

Setting the Polarity

The logical true level of the control (CTL) line, the flag (FLG) line, and the data lines of each port can be set to either TTL high (> 2.5V) or TTL Low (< 1.4V) levels. SCPI commands use the **POLarity** keyword as:

- **[SOURce:]DIGital:CONTroln:POLarity** <POSitive or NEGative> to set the control line’s (CTL) polarity on port n.
- **[SOURce:]DIGital:FLAGn:POLarity** <POSitive or NEGative> to set the flag line’s (FLG) polarity on port n.
- **[SOURce:]DIGital:DATAn:POLarity** <POSitive or NEGative> to set the data line’s polarity on port n.

**Example**

```
10 ASSIGN @Dio TO 70918
20 DIM Pol$ [3]
30 Pol$ = "POS"
40 OUTPUT @Dio; "DIG:DATA1:POL "&Pol$
50 END
```

This program sets the polarity to positive on port 1 data lines. A TTL high will be input as a 1, or a bit set to 1 will output a TTL High level.

The *RST (reset) condition is positive polarity for control (CTL), flag (FLG), and data lines on all ports.
Setting the Handshake Mode

Handshaking ensures correct transfer of data between devices. You must set both the mode and the timing to establish correct handshaking. Most handshake modes use the FLG and CTL lines to control the data transfer. SCPI commands support the following modes of handshaking:

- LEADing Edge
- TRAiling Edge
- PULSe
- PARTial
- STRobe
- NONE

These SCPI commands set the type of handshake mode used:

```
[SOURce:]DIGital:DATA<n[:type]:HANDshake[:MODE] <mode>
[SOURce:]DIGital:HANDshaken[:MODE] <mode>
```

Handshake Timing

Some handshake modes require that a timing value be set. Primarily, the timing applies to only output functions (the exception is STRobe Input handshaking mode). These SCPI commands set the timing of the handshake (where timing applies):

```
[SOURce:]DIGital:DATA<n[:type]:HANDshake:DELay <time>
[SOURce:]DIGital:HANDshakenDELay <time>
```

Example

```
10  ASSIGN @Dio TO 70918
20  DIM Hand$ [4]
30  Hand$ = "LEAD"
40  Delay = 0.015
50  OUTPUT @Dio;"DIG:DATA0:BYTE:HAND  ";Hand$
60  OUTPUT@Dio;"DIG:DATA0:BYTE:HAND:DEL ";Delay
70  END
```

Sets the 8-bit port 0 handshake mode to the LEADing Edge handshake mode and sets the output timing handshake delay to 0.015 seconds.

Detailed descriptions of the handshake modes, timing diagrams, and the use of the FLG and CTL lines are given in Chapter 4 — "Understanding the HP E1330B Digital I/O Module".
Inputting Data Bytes and Bits

Data input is performed using commands in the SCPI MEASure:DIGital:DATA subsystem. The returned value of an input will depend upon the POLarity programmed for the port.

Both Input and Output operations will attempt to complete the handshake mode set for the port and may "hang" if required handshake operations are not completed. To unhang a hung transfer, issue a IEEE 488 selected device clear. In HP BASIC this is CLEAR 70918.

**Input**

Input operations can involve single bits, 8-bit bytes, or multiple bytes. Single bit operations always return a value of 1 or 0. Byte or multiple byte inputs always return values in decimal format.

**Example**

```bash
10 ASSIGN @Dio TO 70918           !Establish I/O path to module.
20 INTEGER Bits, Bytes, Ready
30 OUTPUT @Dio;"*RST;*OPC?"       !Reset the module to establish defaults.
40 ENTER @Dio;Ready                !Wait for completion.
50 OUTPUT @Dio;"MEAS:DIG:DATA0:BIT7?" !Input a bit on port 0.
60 ENTER @Dio;Bits                 !Input a byte on port 1.
70 OUTPUT @Dio;"MEAS:DIG:DATA1?"   !Show the results.
80 ENTER @Dio;Bytes
90 DISP "Port 0, Bit 7 is ";&Bits  
100 DISP "Port 1 byte is ";&Bytes
110 END
```

This example first sets the module to the default state (positive polarity and no handshake). The state of data line 7 (Bit 7) of port 0 is read. A byte is input from port 1. The displayed state of the bit input will be either 0 or 1, depending upon the electrical state of port 0 data line 7. The displayed value of the byte input will range from 0 (all port 1 data lines low) to 255 (all port 1 data lines high).

**Note**

Following a "RST command, the port data lines will be configured as inputs, with the ports terminating resistors pulling them high. Bits will be read as a 1 and a byte as 255.
Outputting Data Bytes and Bits

Data output is performed using the commands in SCPI [SOURce:]DIGital:DATA subsystem. The TTL levels of an output will depend upon the POLarity programmed for the port.

Both Input and Output operations will attempt to complete the handshake mode set for the port and may "hang" if required handshake operations are not completed. To unhang a hung transfer, issue a IEEE 488selected device clear. In HP BASIC this is CLEAR 70918.

Output

Output operations can involve single bits, 8-bit bytes, or multiple bytes. Single bit output operations always expect a value of 0 or 1. Byte or multiple byte output operations can accept numbers in decimal, hexadecimal, octal, or binary formats. The choice of output format is indicated by a special character (#) in the value to be output. If the # character is not used, the output value is assumed to be in decimal format.

Example

<table>
<thead>
<tr>
<th>Line</th>
<th>Code</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>ASSIGN @Dio TO 70918</td>
<td>!Establish I/O path to module.</td>
</tr>
<tr>
<td>20</td>
<td>INTEGER Bits, Bytes, Ready</td>
<td></td>
</tr>
<tr>
<td>30</td>
<td>Bits = 1</td>
<td></td>
</tr>
<tr>
<td>40</td>
<td>Bytes = 255</td>
<td></td>
</tr>
<tr>
<td>50</td>
<td>OUTPUT @Dio;”*RST;*OPC?”</td>
<td>!Reset the module to establish defaults.</td>
</tr>
<tr>
<td>60</td>
<td>ENTER @Dio;Ready</td>
<td>!Wait for completion.</td>
</tr>
<tr>
<td>70</td>
<td>OUTPUT@Dio;”DIG:DATA0:BIT5 ”&amp;$VAL$(Bits)&amp;”;*OPC?”</td>
<td>!Set port 0 bit 5 true.</td>
</tr>
<tr>
<td>80</td>
<td>ENTER @Dio;Ready</td>
<td>!Wait for completion.</td>
</tr>
<tr>
<td>90</td>
<td>OUTPUT@Dio;”DIG:DATA1 ”&amp;$VAL$(Bytes)&amp;”;*OPC?”</td>
<td>!Output a byte on port 1.</td>
</tr>
<tr>
<td>100</td>
<td>ENTER @Dio;Ready</td>
<td>!Wait for completion.</td>
</tr>
<tr>
<td>110</td>
<td>END</td>
<td></td>
</tr>
</tbody>
</table>

This example sets bit 5 on port 0 to a logical true value (with the default polarity established, the data line is set to TTL high). The example then sets all the data lines on port 1 to TTL high. Port 0, bit 5 and port 1 data lines will remain in the TTL high condition until another output command or input command at the same port is received.
Multiple Port Operations

The Digital I/O module supports multiple port operations using a single SCPI command. Multiple port operations are shown in the SCPI command syntax as the optional keyword [:type]. For example, this SCPI command syntax initiates a handshake and returns a value:

```
MEAS:DIG:DATA[:type]?
```

The optional keyword [:type] is replaced by one of the following keywords:

- **:BYTE** This keyword, or no keyword (default), is used for 8-bit port operations.
- **:WORD** This keyword is used to combine 2 adjacent ports for 16-bit port operations.
- **:LWORD** This keyword is used to combine all 4 ports for 32-bit operations.

### Example

```plaintext
10 ASSIGN @Dio TO 70918     !Establish I/O path to module.
20 DIM Pat_1$[8], Pat_2$[8], Hand$[4]
30 Pat_1$="AAAAAAAA"      !Alternating 1 and 0.
40 Pat_2$ = "55555555"    !Alternating 0 and 1.
50 Hand$ = "LEAD"           !Reset the module to establish defaults.
60 OUTPUT @Dio;"*RST;*OPC?" !Wait for completion.
70 ENTER @Dio;Ready         !Wait for completion.
80 OUTPUT@Dio;"DIG:DATA0:LWORD:HAND &Hand$&";*OPC?" !Set LEADing handshake for 32 bit operations.
90 ENTER @Dio;Ready         !Wait for completion.
100 OUTPUT@Dio;"DIG:DATA0:LWORD:HAND:DEL .015;*OPC?" !Set handshake delay time.
110 ENTER @Dio;Ready         !Wait for completion.
120 OUTPUT@Dio;"DIG:DATA0:LWORD #H&Pat_1$&";*OPC?" !Set 32 bits, use handshake, alternating 1 and 0.
130 ENTER @Dio;Ready         !Wait for completion.
140 OUTPUT@Dio;"DIG:DATA0:LWORD #H&Pat_2$&";*OPC?" !Set 32 bits, use handshake, alternating 0 and 1.
150 ENTER @Dio;Ready         !Wait for completion.
160 END
```

This example combines all four ports for handshaking and output operations. The handshake mode is set to LEADING. The output data is given in hexadecimal as specified by the #H characters. When using multiple port handshaking, use the highest numbered port CTL line to ensure a correct handshake.
Using Trace Memory

Trace memory can speed input and output operations and free your system controller during multiple byte input or output operations. A portion of system memory is set aside and data is read or written as blocks. Trace memory allows the fastest operation of the Digital I/O module. The rate of transfer of each block of data is determined by the handshake speed of the Digital I/O module and the peripheral.

Note
Byte swapping may occur when using the :TRACE commands. If you are using a Motorola processor, the bytes are written or read to memory with the lowest port receiving the least significant byte (the case when directly addressing the port through SCPI commands). An Intel processor, however, when used with the :TRACE commands will swap the order of the bytes. The bytes are written or read from memory with the lowest port receiving the most significant byte and the highest port the least significant byte.

Trace Memory Example 1
This example writes 20 bytes as 10 WORDS at ports 0 and 1.

```
10  RE-SAVE "Trace_1"
20  ASSIGN @ Dio TO 70918
30  INTEGER A(1:10) ,Ready
40  DATA 65,66,67,68,69,70,71,72,73,74 !A, B, C, D, E, F, G, H, I, J.
50  READ A(*)
60  OUTPUT @Dio;"*RST;*OPC?"
70  ENTER @Dio;Ready !Wait for completion.
80  OUTPUT @Dio;"SOUR:DIG:TRAC:DEF alpha,100;*OPC?"
     !Define memory name alpha.
90  ENTER @Dio;Ready !Wait for completion.
100 OUTPUT @Dio USING"K,10(W);"SOUR:DIG:TRAC alpha,#220;A(*)
     !Fill memory alpha with 20 bytes.
110 OUTPUT @Dio;"SOUR:DIG:DATA0:WORD:TRAC alpha;*OPC?"
     !Output the 20 bytes.
120 ENTER @Dio;Ready !Wait for completion.
130 OUTPUT @Dio;"SOUR:DIG:TRAC:DEL alpha;*OPC?"
     !Delete memory alpha.
140 ENTER @Dio;Ready !Wait for completion.
150 END
```
Trace Memory Example 2

This example writes 20 bytes as 10 WORDS at ports 0 and 1 as in the first example, it uses an external VME memory board.

```
10 RE-SAVE "Trace_2"
20 ASSIGN @ Dio TO 70918
30 INTEGER A(1:10),Ready
40 DATA 65,66,67,68,69,70,71,72,73,74 !A, B, C, D, E, F, G, H, I, J.
50 READ A(*)
60 OUTPUT @Dio;"*RST;*OPC?"
70 ENTER @Dio;Ready !Wait for completion.
80 OUTPUT @Dio;"MEM:VME:ADDR #H200000"
90 OUTPUT @Dio;"MEM:VME:SIZE 100"!Reserve 100 bytes.
100 OUTPUT @Dio;"MEM:VME:STAT ON"!Enable memory.
110 OUTPUT @Dio;"SOUR:DIG:TRAC:DEF alpha,100;*OPC?"
120 ENTER @Dio;Ready !Wait for completion.
130 OUTPUT @Dio USING "K,10(W)";"SOUR:DIG:TRAC alpha,#220;A(*)
140 OUTPUT @Dio;"SOUR:DIG:DATA0:WORD:TRAC alpha;*OPC?"
150 ENTER @Dio;Ready !Wait for completion.
160 OUTPUT @Dio;"SOUR:DIG:TRAC:DATA? alpha;*OPC?"
170 ENTER @Dio;Ready !Wait for completion.
180 END
```

Trace Memory Example 3

This example reads 40 WORDS from ports 0 and 1.

```
10 RE-SAVE "Trace_3"
20 ASSIGN @ Dio TO 70918
30 DIM Head$(4]
40 INTEGER A(1:20),Ready
50 OUTPUT @Dio;"*RST;*OPC?"
60 ENTER @Dio;Ready !Wait for completion.
70 OUTPUT @Dio;"SOUR:DIG:TRAC:DEF alpha,80;*OPC?"
80 ENTER @Dio;Ready !Wait for completion.
90 OUTPUT @Dio;"MEAS:DIG:DATA0:WORD:TRAC alpha;*OPC?"
100 ENTER @Dio;Ready !Wait for completion.
110 OUTPUT @Dio;"SOUR:DIG:TRAC:DATA? alpha"
120 ENTER @Dio USING "4A,40(W)";Head$;A(*)
130 OUTPUT @Dio;"SOUR:DIG:TRAC:DEL alpha;*OPC?"
140 ENTER @Dio;Ready !Wait for completion.
150 END
```
Notes:
Using This Chapter

This chapter provides explanations of the signal lines, handshake modes, and port combining for the Digital I/O Module. This chapter has the following topics.

- Port Description .................................................. Page 41
- Default and Reset States ................................. Page 43
- Setting the Polarity ........................................... Page 43
- Using the Handshake Modes ...................... Page 44
- Inputting Data Bytes and Bits ................. Page 50
- Outputting Data Bytes and Bits ..................... Page 51
- Multiple Port Operations ............................... Page 53

Port Description

Each of the Digital I/O module ports has 8 data lines and 6 control lines. Not all these lines are required for every application. A simplified diagram of a port is shown in Figure 1-1. The following subsections describe the use of these lines.

Data Lines

Each port has 8 data lines, numbered from 0 to 7. The data lines can be set as an 8-bit group, as part of a larger group, or individually using SCPI commands.

The logical TRUE condition of the data lines can be controlled with SCPI commands. Positive polarity is the default. The following table shows the effect of changing the polarity with Input and Output operations for each data line.

<table>
<thead>
<tr>
<th>Input Operations</th>
<th>Output Operations</th>
</tr>
</thead>
<tbody>
<tr>
<td>TTI High = 1</td>
<td>1 = TTI High</td>
</tr>
<tr>
<td>TTI Low = 0</td>
<td>0 = TTI Low</td>
</tr>
</tbody>
</table>

POSitive Polarity

NEGative Polarity

TTL High = 0

1 = TTI Low

0 = TTI High

TTL Low = 1
The FLG Line (Input) Each port has a flag (FLG) line. A flag line is an input line from a peripheral and has two states: READY and BUSY. A flag line is normally used in conjunction with the corresponding control line (CTL) to establish a handshake between a peripheral and the Digital I/O Module. SCPI commands that define handshake modes typically use the FLG and CTL lines. The state of the FLG line can also be read with a SCPI command to implement custom handshakes. Positive polarity is the default. The following shows the effect of changing the polarity of the FLG line.

<table>
<thead>
<tr>
<th>Polarity</th>
<th>TTL High</th>
<th>TTL Low</th>
</tr>
</thead>
<tbody>
<tr>
<td>Positive</td>
<td>BUSY = 1</td>
<td>READY = 0</td>
</tr>
<tr>
<td>Negative</td>
<td>READY = 0</td>
<td>BUSY = 1</td>
</tr>
</tbody>
</table>

The CTL Line (Output) Each port has a control line (CTL). A control line is an open collector output line from the Digital I/O module to the peripheral and has two states: TRUE and FALSE. A control line is normally used in conjunction with the corresponding flag line on the same port to establish a handshake between a peripheral and the Digital I/O Module. SCPI commands that define handshake modes typically use the FLG and CTL lines. The state of the CTL line can be read and set with SCPI commands to implement custom handshakes. Positive polarity is the default. The following shows the effect of changing the polarity of the CTL line.

<table>
<thead>
<tr>
<th>Polarity</th>
<th>TTL High</th>
<th>TTL Low</th>
</tr>
</thead>
<tbody>
<tr>
<td>Positive</td>
<td>TRUE = ON = 1</td>
<td>FALSE = OFF = 0</td>
</tr>
<tr>
<td>Negative</td>
<td>FALSE = OFF = 0</td>
<td>TRUE = ON = 1</td>
</tr>
</tbody>
</table>

The I/O Line (Output) Each port has an open collector I/O line which is output from the Digital I/O module to the peripheral and has two states: TRUE or FALSE. The state of the I/O line is not directly programmable.

When the I/O line is: TTL High = TRUE = 1 = Input

The data transceiver of that port is enabled for input. The peripheral may respond to the signal by enabling itself to send data.

When the I/O line is: TTL Low = FALSE = 0 = Output

The data transceiver of that port is enabled for output. The peripheral should respond to the signal by enabling itself to receive data.

Caution To prevent damage to the Digital I/O module, when the I/O line is set for Output (TTL Low), the peripheral MUST NOT attempt to source on any data lines.
The STS Line
Each port has a status line labeled STS. The STS line is an input line to the Digital I/O module. The use of the STS line is only at the register level, and is not supported by SCPI commands. Refer to Appendix B for more information about this line.

The PIR Line
Each port has a peripheral interrupt request line labeled PIR. The PIR line is an input line to the Digital I/O module. The use of the PIR line is only at the register level, and is not supported by SCPI commands. Refer to Appendix B for more information about this line.

The RES Line
Each port has a reset line labeled RES. The RES line is an open collector output line to the peripheral. Control of the RES line is only at the register level and is not supported by SCPI commands. Refer to Appendix B for more information about this line.

Default and Reset States
At initial power-on and following the *RST command, the Digital I/O module is set to the following states:

- CTL line: 0 = TTL Low
- I/O line: TRUE = input = TTL High
- Data, FLG, and CTL line Polarity: POSitive
- Handshake mode: NONE

Setting the Polarity
The logical true level of the control (CTL) line, the flag (FLG) line, and the data lines of each port can be set to either TTL high (>2.5V) or TTL Low (<1.4V) levels. SCPI commands use the POLarity keyword as:

[SOURce:]DIGital:CONTrol:n:POLarity <POSitive or NEGative>
to set the control line’s (CTL) polarity on port n.

[SOURce:]DIGital:FLAG:n:POLarity <POSitive or NEGative>
to set the flag line’s (FLG) polarity on port n.

[SOURce:]DIGital:DATA:n:POLarity <POSitive or NEGative>
to set the data lines polarity on port n.

Example
DIG:DATA1:POL POS
Sets the polarity to positive on port 1 data lines, a TTL high will be input as a 1, or a bit set to 1 will output a TTL High level.

The *RST (reset) condition is positive polarity for control (CTL), flag (FLG), and data lines on all ports.
Using the Handshake Modes

Handshaking ensures correct transfer of data between devices. You must set both the mode and the timing to establish correct handshaking. SCPI commands support the following modes of handshaking:

-- LEADing Edge
-- TRAiling Edge
-- PULSe
-- PARTial
-- STRobe
-- NONE

These SCPI commands set the type of handshake mode used:

[SOURce:]DIGital:DATA[n][:type]:HANDshake[:MODE] <mode>

[SOURce:]DIGital:HANDshaken[:MODE] <mode>

These SCPI commands set the timing of the handshake (where timing applies):

[SOURce:]DIGital:DATA[n][:type]:HANDshake:DElay <time>

[SOURce:]DIGital:HANDshaken:DElay <time>
Handshake Modes

The operation of each handshake mode for input or output operations is described in the following subsections. In these discussions, only the FLG, CTL, and DATA lines are included. Other port control lines, controlled only through register access, are described in Appendix B of this manual.

**LEADing Edge**

The LEADing Edge handshake makes use of both the CTL and FLG lines. The input and output operations are described below.

<table>
<thead>
<tr>
<th>INPUT</th>
<th>OUTPUT</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>The Digital I/O module senses the FLG line and waits for READY.</td>
</tr>
<tr>
<td>2</td>
<td>The Digital I/O module sets the I/O line HIGH.</td>
</tr>
<tr>
<td>3</td>
<td>The Digital I/O module sets CTL TRUE.</td>
</tr>
<tr>
<td>4</td>
<td>The peripheral senses the CTL line and places data on the data lines.</td>
</tr>
<tr>
<td>5</td>
<td>The peripheral sets the FLG line to BUSY indicating data is valid.</td>
</tr>
<tr>
<td>6</td>
<td>The Digital I/O module senses the FLG line and latches the data.</td>
</tr>
<tr>
<td>7</td>
<td>The Digital I/O module returns CTL to FALSE.</td>
</tr>
<tr>
<td>8</td>
<td>The peripheral senses the CTL line and returns the FLG line to READY.</td>
</tr>
</tbody>
</table>

![Diagram](image-url)
TRAiling Edge

The TRAiling Edge handshake makes use of both the CTL and FLG lines. The input and output operations are described below.

<table>
<thead>
<tr>
<th>INPUT</th>
<th>OUTPUT</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>The Digital I/O module checks the state of the FLG line (must be READY).</td>
</tr>
<tr>
<td>2</td>
<td>The Digital I/O module sets the I/O line LOW.</td>
</tr>
<tr>
<td>3</td>
<td>The Digital I/O module places the data on the data lines.</td>
</tr>
<tr>
<td>4</td>
<td>After waiting the programmed delay time, Td, the Digital I/O module sets CTL to TRUE.</td>
</tr>
<tr>
<td>5</td>
<td>The peripheral senses the CTL line and sets the FLG line to BUSY while it latches the data.</td>
</tr>
<tr>
<td>6</td>
<td>The peripheral returns the FLG line to READY indicating the end of data transfer.</td>
</tr>
<tr>
<td>7</td>
<td>The Digital I/O module senses the FLG line in the READY state and returns CTL to FALSE.</td>
</tr>
</tbody>
</table>

The peripheral indicates the data is valid by:  
1. Sensing the FLG line and latching the data.

The following diagram illustrates the handshake sequence:

```
<table>
<thead>
<tr>
<th>CTL</th>
<th>FLG</th>
<th>DATA</th>
</tr>
</thead>
<tbody>
<tr>
<td>TRUE</td>
<td>FALSE</td>
<td>VALID</td>
</tr>
<tr>
<td>FALSE</td>
<td>BUSY</td>
<td>VALID</td>
</tr>
<tr>
<td>READY</td>
<td>READY</td>
<td></td>
</tr>
</tbody>
</table>
```

---

46  Understanding the HP E1330B Digital I/O

Chapter 4
### PULSe

The PULSe handshake makes use of both the CTL and FLG lines. The input and output operations are described below.

<table>
<thead>
<tr>
<th>INPUT</th>
<th>OUTPUT</th>
</tr>
</thead>
<tbody>
<tr>
<td>1 The Digital I/O module senses the FLG line and waits for READY.</td>
<td>1 The Digital I/O module checks the state of the FLG line (must be READY).</td>
</tr>
<tr>
<td>2 The Digital I/O module sets the I/O line HIGH.</td>
<td>2 The Digital I/O module sets the I/O line LOW.</td>
</tr>
<tr>
<td>3 The Digital I/O module sets CTL TRUE.</td>
<td>3 The Digital I/O module places the data on the data lines.</td>
</tr>
<tr>
<td>4 The peripheral senses the CTL line and sets the FLG line to BUSY.</td>
<td>4 After waiting the programmed delay time, ( T_d ), the Digital I/O module sets CTL to TRUE.</td>
</tr>
<tr>
<td>5 The peripheral places the data on the data lines and indicates valid data by setting the FLG line to READY.</td>
<td>5 The Digital I/O module then waits another delay time, ( T_d ), and sets the CTL line to FALSE.</td>
</tr>
<tr>
<td>6 The Digital I/O module senses the FLG READY, returns CTL to FALSE, and latches the input data.</td>
<td>6 The peripheral senses the CTL line change, sets the FLG line to BUSY and latches the data.</td>
</tr>
</tbody>
</table>

When the data is entered, the peripheral returns the FLG line to READY.
PARTial  The PARTial handshake makes use of both the CTL and FLG lines. The input and output operations are described below.

<table>
<thead>
<tr>
<th>INPUT</th>
<th>OUTPUT</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>The Digital I/O module sets the I/O line HIGH.</td>
</tr>
<tr>
<td>2</td>
<td>The Digital I/O module sets CTL TRUE.</td>
</tr>
<tr>
<td>3</td>
<td>The peripheral senses the CTL line and sets the data lines.</td>
</tr>
<tr>
<td>4</td>
<td>The peripheral holds the FLG line READY for at least 250 nsecs and then sets the FLG line BUSY to indicate the data is valid.</td>
</tr>
<tr>
<td>5</td>
<td>The Digital I/O module senses the FLG line change to BUSY and latches the data.</td>
</tr>
<tr>
<td>6</td>
<td>The Digital I/O module then sets the CTL line FALSE.</td>
</tr>
<tr>
<td></td>
<td>The Digital I/O module sets the I/O line LOW.</td>
</tr>
<tr>
<td>2</td>
<td>The Digital I/O module places the data on the data lines.</td>
</tr>
<tr>
<td>3</td>
<td>After waiting the programmed delay time, Td, the Digital I/O module sets CTL to TRUE.</td>
</tr>
<tr>
<td>4</td>
<td>The peripheral senses the CTL line change, sets the FLG line to READY for a minimum of 250 nsecs, latches the data, and sets the FLG line to BUSY.</td>
</tr>
<tr>
<td>5</td>
<td>The Digital I/O module senses the change of the FLG line and sets CTL to FALSE.</td>
</tr>
</tbody>
</table>
STRobe

The STRobe handshake makes use of the CTL line, but not the FLG line. The input and output operations are described below.

<table>
<thead>
<tr>
<th>INPUT</th>
<th>OUTPUT</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>The Digital I/O module sets the I/O line HIGH.</td>
</tr>
<tr>
<td>2</td>
<td>The Digital I/O module sets CTL TRUE.</td>
</tr>
<tr>
<td>3</td>
<td>The peripheral senses the CTL line and sets the data lines.</td>
</tr>
<tr>
<td>4</td>
<td>The Digital I/O module waits the programmed time delay, Td, after setting CTL TRUE and then latches the data.</td>
</tr>
<tr>
<td>5</td>
<td>The Digital I/O module then returns CTL to FALSE.</td>
</tr>
<tr>
<td></td>
<td>The Digital I/O module sets the I/O line LOW.</td>
</tr>
<tr>
<td>2</td>
<td>The Digital I/O module places the data on the data lines.</td>
</tr>
<tr>
<td>3</td>
<td>After waiting the programmed delay time, Td, the Digital I/O module sets CTL to TRUE.</td>
</tr>
<tr>
<td>4</td>
<td>The peripheral senses the CTL line and latches the data.</td>
</tr>
<tr>
<td>5</td>
<td>After waiting the programmed delay time, Td, the Digital I/O module sets CTL to FALSE.</td>
</tr>
</tbody>
</table>

Handshake Timing

Handshake timing is set through the SCPI commands [SOURCE:]DIGital:DATA[:<type>]:HANDshake:DELaY <time> or [SOURCE:]DIGital:HANDshakenDELaY <time>. Handshake timing is generally used for data output operations. Timing for data input affects only STRobe handshake modes.
Inputting Data Bytes and Bits

Data input is performed using commands in the SCPI MEASure:DIGital:DATA subsystem. The returned value of an input will depend upon the POLarity programmed for the port.

Input operations can involve single bits, 8-bit bytes, or multiple bytes. Single bit input operations always return a decimal value of 0 or 1. Byte or multiple byte input operations always return numbers in decimal format.

Both Input and Output operations will attempt to complete the handshake mode set for the port and may "hang" if required handshake operations are not completed. To unhang a hung transfer issue a IEEE 488 selected device clear. In HP BASIC this is CLEAR 70918.

Bit Input

The SCPI command for inputting the state of a single bit on a data port is:

```
MEASure:DIGital:DATA[:type]:BITm
```

This command instructs the Digital I/O module to return a value of either 0 or 1, indicating the condition of bit \(m\) on port \(n\), following completion of the input handshake. The value returned depends upon the programmed state of the port POLarity. In the default state (POSitive polarity) a TTL high on the data line specified by \(m\) will return a 1. For example, the following HP BASIC program code will request and display the state of data line 3 (bit-3) on port 4.

```
120 OUTPUT @Dio;"MEAS:DIG:DATA4:BIT3?"
130 ENTER @Dio;Bits
140 DISP "State of bit 3 on port 4" &Bits
```

Bit numbers range from 0 to 7 for single port operations. For multiple port operations, bit numbers can range from 0 to 31. The section “Multiple Port Operations” beginning on page 53 describes bit numbering for multiple port operations. For a single port, the data line numbers and bit numbers correspond:

<table>
<thead>
<tr>
<th>Dn-7</th>
<th>Dn-6</th>
<th>Dn-5</th>
<th>Dn-4</th>
<th>Dn-3</th>
<th>Dn-2</th>
<th>Dn-1</th>
<th>Dn-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 7</td>
<td>Bit 6</td>
<td>Bit 5</td>
<td>Bit 4</td>
<td>Bit 3</td>
<td>Bit 2</td>
<td>Bit 1</td>
<td>Bit 0</td>
</tr>
</tbody>
</table>

In this manual the physical data lines are indicated as D\(n-1\). The \(n\) should be replaced with the port number for the input operation. For example, bit 3 of port 2 affects the state of data line D2-3.

Byte Input

The SCPI command requesting an 8-bit byte from a data port is:

```
MEASure:DIGital:DATA[:BYTE][:VALue]?
```

This command instructs the Digital I/O module to return a decimal value between 0 and 255, indicating the condition of the data lines on port \(n\), following completion of the input handshake. The value returned depends upon the programmed state of the port POLarity. In the default state
For example, the following HP BASIC program code will request and display the decimal value of the data lines on port 2:

```
120 OUTPUT @Dio;"MEAS:DIG:DATA2?"
130 ENTER @Dio;Result
140 DISP "Decimal value of port 2 data lines ";Result
```

Port numbers range from 0 to 3 for single port operations. The section “Multiple Port Operations” beginning on page 53 describes port numbering for multiple port operations. For a single port, the returned decimal value will have the following correspondence to the port data lines:

<table>
<thead>
<tr>
<th>Dn-7</th>
<th>Dn-6</th>
<th>Dn-5</th>
<th>Dn-4</th>
<th>Dn-3</th>
<th>Dn-2</th>
<th>Dn-1</th>
<th>Dn-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 7</td>
<td>Bit 6</td>
<td>Bit 5</td>
<td>Bit 4</td>
<td>Bit 3</td>
<td>Bit 2</td>
<td>Bit 1</td>
<td>Bit 0</td>
</tr>
</tbody>
</table>

### Outputting Data Bytes and Bits

Data output is performed using the commands in SCPI [SOURce:]:DIGital:DATA{n} subsystem. The TTL levels of an output will depend upon the POLarity programmed for the port.

Output operations can involve single bits, 8-bit bytes, or multiple bytes. Single bit output operations always expect a value of 0 or 1. Byte or multiple byte output operations can accept numbers in decimal, hexadecimal, octal, or binary formats.

Both Input and Output operations will attempt to complete the handshake mode set for the port and may "hang" if required handshake operations are not completed. To unhang a hung transfer issue a IEEE 488 selected device clear. In HP BASIC this is CLEAR 70918.

#### Bit Output

The SCPI command for setting the state of a single bit on a data port is:

```
[SOURce:]DIGital:DATA{n}[:type]:BIT{m} <value>
```

This command instructs the Digital I/O module to set bit \( m \) on port \( n \) to \(<value>\), using the output handshake. The actual TTL level set on the corresponding data line depends upon the programmed state of the port polarity. If \(<value>\) is 1 and the default polarity (POSitive polarity) is used, the data line corresponding to bit \( m \) will be set to a TTL high level. For example, the following HP BASIC program code will set the state of data line 2 (bit-2) on port 3 to a value of 1.

```
120 OUTPUT @Dio;"DIG:DATA3:BIT2 1"
```

Bit numbers range from 0 to 7 for single port operations. For multiple port operations, bit numbers can range from 0 to 31. The section “Multiple Port Operations” beginning on page 53 describes bit numbering for multiple port operations.
operations. For a single port, the data lines number and bit numbers are:

<table>
<thead>
<tr>
<th>Dn-7</th>
<th>Dn-6</th>
<th>Dn-5</th>
<th>Dn-4</th>
<th>Dn-3</th>
<th>Dn-2</th>
<th>Dn-1</th>
<th>Dn-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 7</td>
<td>Bit 6</td>
<td>Bit 5</td>
<td>Bit 4</td>
<td>Bit 3</td>
<td>Bit 2</td>
<td>Bit 1</td>
<td>Bit 0</td>
</tr>
</tbody>
</table>

In this manual the physical data lines are indicated as Dn-1. The n should be replaced with the port number for the input operation. For example, bit 3 of port 2 affects the state of data line D2-3.

**Byte Output**

The SCPI command syntax to send an 8-bit byte to a data port is:

```
[SOURce:]DIGital:DATA[n][:BYTE][:VALue] [<base>]<value>
```

This command instructs the Digital I/O module to set the port n data lines to `<value>` using the output handshake. The optional parameter `<base>` defines the numbering system to use to implement `<value>` on the data lines. There are four values allowed for `<base>`:

- no parameter: decimal format
- #H: hexadecimal format
- #Q: octal format
- #B: binary format

The TTL levels set on the data lines depends upon the programmed port polarity. In the default state (POSitive polarity) a TTL high level will be set for any bit set to 1. For example, the following four HP BASIC program lines all perform the same function and set the same data lines on port 3:

```
120 OUTPUT @Dio;"DIG:DATA3 170"
120 OUTPUT @Dio;"DIG:DATA3 #HAA"
120 OUTPUT @Dio;"DIG:DATA3 #Q252"
120 OUTPUT @Dio;"DIG:DATA3 #B10101010"
```

If port 3 is in the default POSitive polarity mode, the TTL levels set on the data lines by any of the program lines above will be:

<table>
<thead>
<tr>
<th>TTL level</th>
<th>High</th>
<th>Low</th>
<th>High</th>
<th>Low</th>
<th>High</th>
<th>Low</th>
<th>High</th>
<th>Low</th>
</tr>
</thead>
<tbody>
<tr>
<td>Data line</td>
<td>D3-7</td>
<td>D3-6</td>
<td>D3-5</td>
<td>D3-4</td>
<td>D3-3</td>
<td>D3-2</td>
<td>D3-1</td>
<td>D3-0</td>
</tr>
</tbody>
</table>

Port numbers range from 0 to 3 for single port operations. The section “Multiple Port Operations” beginning on page 53 describes port numbering and byte order for multiple port operations. For single port operations, the most significant bit is bit 7. The table below shows the bit numbers and data lines:

<table>
<thead>
<tr>
<th>Dn-7</th>
<th>Dn-6</th>
<th>Dn-5</th>
<th>Dn-4</th>
<th>Dn-3</th>
<th>Dn-2</th>
<th>Dn-1</th>
<th>Dn-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 7</td>
<td>Bit 6</td>
<td>Bit 5</td>
<td>Bit 4</td>
<td>Bit 3</td>
<td>Bit 2</td>
<td>Bit 1</td>
<td>Bit 0</td>
</tr>
<tr>
<td>MSB</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>LSB</td>
</tr>
</tbody>
</table>
Multiple Port Operations

The Digital I/O module supports multiple port operations. You can combine operations using 2 or 4 ports with a single SCPI command. Multiple port operations are shown in the SCPI command syntax as the optional keyword [:type]. For example, this SCPI command syntax initiates a handshake and returns a value:

```
MEAS:DIG:DATA{n[:type]}?
```

The optional keyword [:type] is replaced by one of the following keywords:

- **:BYTE** This keyword, or no keyword (default), is used for 8-bit port operations.
- **:WORD** This keyword is used to combine 2 adjacent ports for 16-bit port operations.
- **:LWORD** This keyword is used to combine all 4 ports for 32-bit operations.

The SCPI keyword :DATA{n specifies the port to be used for operations by replacing \( n \) with the port number. Multiple port operations have fixed values allowed for \( n \). For all operations, if \( n \) is omitted, port 0 is assumed. The values allowed for \( n \) are:

<table>
<thead>
<tr>
<th>Operation</th>
<th>Values of ( n )</th>
</tr>
</thead>
<tbody>
<tr>
<td>:BYTE</td>
<td>0, 1, 2, or 3</td>
</tr>
<tr>
<td>:WORD</td>
<td>0 or 2</td>
</tr>
<tr>
<td>:LWORD</td>
<td>0</td>
</tr>
</tbody>
</table>

For example, the following HP BASIC program code will obtain a decimal value of the state of the 32 data lines contained in physical ports 0, 1, 2 and 3.

```
120 OUTPUT @Dio;"MEAS:DIG:DATA0:LWORD?"
130 ENTER @Dio:Result
140 DISP "32 bit longword at port 4 ";Result
```

Multiple Port Handshaking

The SCPI command syntax to establish a multiple port handshake and set handshake timing is:

```
[SOURce:]DIGital:DATA{n[:type]}:HANDshake[:MODE] <mode>
```

```
[SOURce:]DIGital:DATA{n[:type]}:HANDshake:DELay <time>
```

The optional keyword [:type], parameter DATA{n, handshake <mode>, and handshake delay <time>, are all described earlier in this chapter. See the sections “Handshake Modes”, “Handshake Timing”, and the introduction to “Multiple Port Operations” for explanations of these keywords and parameters.
Multiple port handshaking has the following two abnormalities regarding the CTL and FLG control lines:

- **Input or Output handshaking using the CTL line.** The CTL line is set TRUE or FALSE sequentially on all ports involved in the operation, from the lowest numbered port to the highest numbered port. A slight time delay exists between each port setting the CTL line TRUE or FALSE. When using handshaking on multiple port operations, use the highest numbered port CTL line to ensure correct data transfer.

- **Input or Output handshaking using the FLG line.** A change in the state of any FLG line on any combined port continues the handshake operation for all the combined ports. FLG lines can also be electrically combined through a jumper setting (see Chapter 2).

### Multiple Port Input/Output

Data input is performed using commands in the SCPI `MEASure:DIGital:DATA{n}` subsystem. Data output is performed using the commands in SCPI `[SOURce:]DIGital:DATA{n}` subsystem.

The returned value of an input, or the TTL levels of an output, will depend upon the POLarity programmed.

Both Input and Output operations will attempt to complete the handshake mode set and may "hang" if required handshake operations are not completed.

The sections “Byte Input” and “Byte Output”, earlier in this chapter, describe operations that also apply to multiple port commands. The values used for input and output operations depend upon the `[:type]` used in the command. Values for multiple port output operations are given below.

<table>
<thead>
<tr>
<th>Input Operations</th>
<th>Output Operations</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Format</strong></td>
<td><strong>Range</strong></td>
</tr>
<tr>
<td><strong>BYTE</strong></td>
<td>Decimal</td>
</tr>
<tr>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>WORD</strong></td>
<td>Decimal</td>
</tr>
<tr>
<td></td>
<td>to</td>
</tr>
<tr>
<td></td>
<td>32767</td>
</tr>
<tr>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>LWORD</strong></td>
<td>Decimal</td>
</tr>
<tr>
<td></td>
<td>to</td>
</tr>
<tr>
<td></td>
<td>2147483647</td>
</tr>
<tr>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 4-1 shows allowable port combinations for each value of `[:type]`.

You can combine multiple port operations on the same Digital I/O module. For example, you could define two independent 16-bit ports at port 0 and port 2.
### Table 4-1. Port Combinations for [:type] Values

#### 8-bit (BYTE) operations

<table>
<thead>
<tr>
<th>Port #</th>
<th>0</th>
<th>1</th>
<th>2</th>
<th>3</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit Designations</td>
<td>7–0</td>
<td>7–0</td>
<td>7–0</td>
<td>7–0</td>
</tr>
<tr>
<td>Data Lines</td>
<td>D0_7–D0_0</td>
<td>D1_7–D1_0</td>
<td>D2_7–D_0</td>
<td>D3_7–D3_0</td>
</tr>
<tr>
<td>Parameters</td>
<td>&lt;value&gt;</td>
<td>&lt;value&gt;</td>
<td>&lt;value&gt;</td>
<td>&lt;value&gt;</td>
</tr>
</tbody>
</table>

#### 16-bit (WORD) operations

<table>
<thead>
<tr>
<th>Port #</th>
<th>0</th>
<th>2</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit Designations</td>
<td>15–8</td>
<td>7–0</td>
</tr>
<tr>
<td>Data Lines</td>
<td>D0_7–D0_0</td>
<td>D1_7–D1_0</td>
</tr>
<tr>
<td>Parameters</td>
<td>&lt;value&gt;</td>
<td>&lt;value&gt;</td>
</tr>
</tbody>
</table>

#### 32-bit (LWORD) operations

<table>
<thead>
<tr>
<th>Port #</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit Designations</td>
<td>31–24</td>
</tr>
<tr>
<td>Data Lines</td>
<td>D0_7–D0_0</td>
</tr>
<tr>
<td>Parameters</td>
<td>&lt;value&gt;</td>
</tr>
</tbody>
</table>
Notes:
Chapter 5
HP E1330B Digital I/O Module Command Reference

Using This Chapter

This chapter describes Standard Commands for Programmable Instrumentation (SCPI) and summarizes IEEE 488.2 Common (*) Commands applicable to the Digital I/O Module.

- Command Types ......................................................... Page 57
- SCPI Command Reference ........................................... Page 60
- IEEE 488.2 Common Commands ................................. Page 98
- Command Quick Reference ................................. Page 99

Command Types

Commands are separated into two types: IEEE 488.2 Common Commands and SCPI Commands.

**Common Command Format**

The IEEE 488.2 standard defines the Common Commands that perform functions like reset, self-test, status byte query, etc. Common Commands are four or five characters in length, always begin with the asterisk character (*), and may include one or more parameters. The command keyword is separated from the first parameter by a space character. Some examples of Common Commands are shown below:

* RST  * ESR 32  * STB?

**SCPI Command Format**

SCPI commands perform functions like closing switches, making measurements, querying instrument states, or retrieving data. A subsystem command structure is a hierarchical structure that usually consists of a top level (or root) command, one or more lower level commands, and their parameters. The following example shows part of a typical subsystem:

[SOURce:]
DIGital
:DATA
[:VALue]?
:BITm?

[SOURce:] is the root command, DIGital is a second level command, :DATA is a third level command (where \( n \) is the port number 0–3), and [:VALue] and :BITm are fourth level commands (where \( m \) is the queried bit location).
**Command Separator**

A colon (:) always separates one command from the next lower level command. This is illustrated as follows:

```
MEASure:DIgital:DATA\text{n}:VALue?
```

Colons separate the root command from the second level (MEASure:DIgital) and the second from third level (DIgital:DATA\text{n}), and so forth.

**Abbreviated Commands**

The command syntax shows most commands as a mixture of upper and lower case letters. The upper case letters indicate the abbreviated spelling for the command. For shorter program lines, send the abbreviated form. For better program readability, you may send the entire command. The instrument will accept either the abbreviated form or the entire command.

For example, if the command syntax shows MEASure, then MEAS and MEASURE are both acceptable forms. Other forms of MEASure, such as MEASU or MEASUR will generate an error. You may use upper or lower case letters. Therefore, MEASURE, measure, and MeAsUrE are all acceptable.

Command keywords can be entered in their full form, as shown above, or can be entered in their short form. In this manual, the entry required in short form commands is always capitalized. The short form is generally used for examples in this manual.

**Implied Commands**

Implied commands are those which appear in square brackets ([ ]) in the command syntax. (Note that the brackets are not part of the command and are not sent to the instrument.) Suppose you send a second level command but do not send the preceding implied command. In this case, the instrument assumes you intend to use the implied command and it responds as if you had sent it. Examine this excerpt from the [SOURce:] subsystem shown below:

```
[SOURce:]
DIgital
 :DATA\text{n}
 [:VALue] <parameter>
 :BITm <parameter>
```

Both the root command [SOURce:], and forth level command [:VALue], are implied commands. To set the instrument to output a logical 1 to bit 0 of port 3, you may send either:

```
SOURce:DIgital:DATA3:BIT0 1  or  DIgital:DATA3:BIT0 1
```

**Note**

You must include a space between the keywords and any parameters.
Parameters

Parameter Types. The following table contains explanations and examples of parameter types you might see later in this chapter.

<table>
<thead>
<tr>
<th>Parameter Type</th>
<th>Explanations and Examples</th>
</tr>
</thead>
<tbody>
<tr>
<td>Numeric</td>
<td>Accepts all commonly used decimal representations of numbers including optional signs, decimal points, and scientific notation. 123, 123E2, -123, -1.23E2, .123, 1.23E-2, 1.23000E-01. Special cases include MIN, MAX, and DEF. MIN selects minimum value available, MAX selects maximum value available, and DEF selects default or reset value.</td>
</tr>
<tr>
<td>Boolean</td>
<td>Represents a single binary condition that is either true or false. 1 or ON; 0 or OFF.</td>
</tr>
<tr>
<td>Discrete</td>
<td>Selects from a finite number of values. These parameters use mnemonics to represent each valid setting. An example is the DIGital:CONTroln:POLarity &lt;polarity&gt; command where polarity can be either POS or NEG.</td>
</tr>
</tbody>
</table>

Optional Parameters. Parameters shown within square brackets ([ ]) are optional parameters. (Note that the brackets are not part of the command and are not sent to the instrument.) If you do not specify a value for an optional parameter, the instrument chooses a default value. For example, consider the DISPLAY:MONitor:PORT? [<MIN|MAX|DEF>] command. If you send the command without specifying a parameter, the command returns the state of the port last addressed. If you send the MIN parameter or the DEF parameter, the command returns 0. If you send the MAX parameter, the command returns 3. Be sure to place a space between the command and the parameter.

Keyword Substitutions

Some commands indicate a keyword substitution by showing the keyword bold type with an all lower case keyword. For example, in the SCPI command MEASure:DIGital:DATA[n][:type] the keyword [:type] should be replaced by one of these parameters:

:BYTE  
:WORD  
:LWORD

Linking Commands

Linking IEEE 488.2 Common Commands with SCPI Commands.

Use a semicolon between the commands. For example:

*RST;DIG:CONT2  1 or DIG:CONT2:POL POS;*OPC?

Linking Multiple SCPI Commands.

Use both a semicolon and a colon between the commands. For example:

DIG:DATA2:POL NEG;::DIG:DATA2:BIT3  1
SCPI Command Reference

This section describes the Standard Commands for Programmable Instruments (SCPI) commands for the Digital I/O Module. Commands are listed alphabetically by subsystem and within each subsystem.
The DISPlay subsystem turns on the Monitor mode. Monitor mode enables the HP E1301 Mainframe display, or an external terminal connected to either a B-size or a C-size mainframe. Parameters related to the state of the data and control lines are shown. Refer to the appropriate Command Module User's Guide (HP E1405/E1406) for supported terminal types. The parameters displayed are:

- port number
- polarity
- handshake mode
- state of the control line
- state of the flag line
- values on the data lines in both decimal and hexadecimal

### Syntax

```
DISPlay :MONitor
 :PORT <port>[AUTO|MIN|MAX|DEF]
 :PORT? [<MAX|MIN|DEF>]
 [:STATe] <mode>
 [:STATe]?
```

### :MONitor:PORT

DISPlay:MONitor:PORT <port>[AUTO|MIN|MAX|DEF] sets the displayed port number.

#### Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>&lt;port&gt;</td>
<td>Numeric or Discrete</td>
<td>none, 0 through 3, MIN, MAX, AUTO, DEF</td>
<td>AUTO</td>
</tr>
</tbody>
</table>

#### Comments

- In the AUTO mode of operation, the display shows the state of the port last programmed. MIN sets port 0. MAX sets port 3. No parameter or DEF sets the AUTO mode of operation.
- Related Commands: DISPlay:MONitor[:STATe], DISPlay:MONitor:PORT?
- *RST Condition: DISPlay:MONitor:PORT AUTO

#### Example

DISP:MON:PORT 3 sets the port to be monitored to 3.
:MONitor:PORT?

`DISPlay:MONitor:PORT? [<MAX|MIN|DEF>],` with no parameter, returns a decimal number indicating the port being monitored. If `AUTO` was selected as the port parameter in the `DISP:MON:PORT AUTO` command, the query returns a `-1`. If `DEF` is specified, the query always returns `-1`. If `MAX` is specified, the query returns the maximum port (always 3). If `MIN` is specified, the query returns the minimum port (always 0).

### Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>MAX</td>
<td>MIN</td>
<td>DEF</td>
<td>Optional or Discrete</td>
</tr>
</tbody>
</table>

### Comments

- **Related Commands**: `DISPlay:MONitor:PORT`, `DISPlay:MONitor[:STATe]`
- **RST Condition**: Not applicable.

### Example

`DISP:MON:PORT?` identifies the port being monitored.

---

:MONitor[:STATe]

`DISPlay:MONitor[:STATe] <mode>` turns the monitor mode ON or OFF.

### Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td><code>&lt;mode&gt;</code></td>
<td>Boolean</td>
<td>0</td>
<td>1</td>
</tr>
</tbody>
</table>

### Comments

- **DISPlay:MONitor ON** or **DISPlay:MONitor 1** enables the terminal display of port parameters. The parameters are updated to the terminal following each new command accessing a port. **DISPlay:MONitor OFF** or **DISPlay:MONitor 0** turns the monitor mode OFF.
- A keyboard entry at the terminal will set **DISP:MON OFF**.
- This command does not perform an actual readback of the port data lines. It returns the last programmed state of the data lines.
- **Related Commands**: `DISPlay:MONitor:PORT`, `DISPlay:MONitor:PORT?`
- **RST Condition**: `DISPlay:MONitor[:STATe] OFF|0`

### Example

`DISP:MON ON` displays the state of the last port programmed.
**:MONitor[:STATe]?**

**DISPlay**:MONitor[:STATe]? returns a number indicating whether the monitor mode is enabled or disabled: 1 = ON, 0 = OFF.

**Parameters**  None.
The MEASure subsystem defines the command set for the Digital I/O Module input statements.

**Syntax**

```
MEASure
:DIGital
:DATA[n]
[:BYTE]
:BIT[m]?
:TRACE <name>
[:VALue]?
:WORD
:BIT[m]?
:TRACE <name>
[:VALue]?
:_TRUNC?
:WORD
:BIT[m]?
:TRACE <name>
[:VALue]?
:FLAG[n]?
```

### :DIGital:DATA[n][:type]:BIT[m]?

- **MEASure:DIGital:DATA[n]:BYTE:BIT[m]?** reads the state on bit $m$ of 8-bit port $n$ after the completion of the handshake.
- **MEASure:DIGital:DATA[n]:WORD:BIT[m]?** reads the state on bit $m$ of 16-bit port $n$ after the completion of the handshake.
- **MEASure:DIGital:DATA[n]:LWORD:BIT[m]?** reads the state on bit $m$ of the 32-bit port $n$ after the completion of the handshake.

### Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>DATA[n]</td>
<td>Numeric</td>
<td>BYTE none, 0, 1, 2, or 3</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>WORD none, 0 or 2</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>LWORD none or 0</td>
<td></td>
</tr>
<tr>
<td>BIT[m]</td>
<td>Numeric</td>
<td>BYTE 0–7</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>WORD 0–15</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>LWORD 0–31</td>
<td></td>
</tr>
</tbody>
</table>

### Comments

- Input data is always assumed to be in binary format, since only a single bit of data is being read. The command returns either a 0 or 1.
- The keyword :LW32 may be used instead of :LWORD when using the downloaded version of the SCPI driver.
- :DATA[n] is the keyword used for commands relating to the data at port $n$. The port number $n$ must be the last character of the keyword without spaces.
• If \( n \) is omitted, bit 0 is used.

• \( \text{:BIT} m \) is the keyword that specifies the bit read by this command. Like the \( \text{:DATA} n \) keyword, no space can be between the keyword \( \text{:BIT} \) and the bit number \( m \) parameter.

• Related Commands: \[\text{[SOURce:]DIGital:DATA} n\text{:POLarity}\]

• \*RST Condition: Set to input on all ports.

Example  

\[\text{:DIGital:DATA} n [:\text{type}]:\text{TRACe}\]

MEASure:DIgital:DATA\( n \)[::BYTE]:\text{TRACe} \(<\text{name}>\) reads 8-bit port \( n \) after the completion of the handshake and stores the data block in \(<\text{name}>\).

MEASure:DIgital:DATA\( n \)[::WORD]:\text{TRACe} \(<\text{name}>\) reads 16-bit port \( n \) after the completion of the handshake and stores the data block in \(<\text{name}>\).

MEASure:DIgital:DATA\( n \)[::LWORd]:\text{TRACe} \(<\text{name}>\) reads the 32-bit port \( n \) after the completion of the handshake and stores the data block in \(<\text{name}>\).

Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>\text{DATA} n</td>
<td>Numeric</td>
<td>\text{BYTE} none, 0, 1, 2, or 3</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>\text{WORD} none, 0 or 2</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>\text{LWORd} none or 0</td>
<td></td>
</tr>
<tr>
<td>&lt;\text{name}&gt;</td>
<td>String</td>
<td>previously defined block name (max 12 characters)</td>
<td>None</td>
</tr>
</tbody>
</table>

Comments

• \text{:TRACe} \(<\text{name}>\) is the keyword (maximum 12 characters) that specifies the block where the data should be stored. This block must have been previously defined by the \[\text{[SOURce:]DIGital:TRACe:DEFine}\] command.

• This command will completely fill the named block. The defined block size sets the amount of data read. The block size must by an integer multiple of the \[::\text{type}\] keyword used in this command. For example, valid block sizes for \text{::LWORd} are 4, 8, 12, 16, etc.

• Input data is returned in decimal format. Other formats are not supported for input, however, data output may be in binary, octal, decimal or hexadecimal.

• The keyword \text{::LW32} may be used instead of \text{::LWORd} when using the download version of the SCPI driver.

• \text{::DATA} n is the keyword used for commands relating to the data at port \( n \). The port number \( n \) must be the last character of the keyword without spaces.

• Related Commands: \MEASure:DIgital:DATA\( n \)[::\text{VALue}]?, \[\text{[SOURce:]DIGital:TRACe:DEFine}\]

• \*RST Condition: Set to input on all ports.

Example  
MEAS:DIG:DATA0:WORD:TRACe \textit{first\_block} reads 16-bit data from port 0 and stores it in the predefined user memory location \textit{first\_block}.
**DIGital:DATA[i][:type][:VALue]?**

**MEASure:DIGital:DATA[i][:BYTE][:VALue]?** reads one byte from 8-bit port *n* after the completion of the handshake and returns a decimal number between 0 and 255.

**MEASure:DIGital:DATA[i]:WORD[:VALue]?** reads 2 bytes (one word) from 16-bit port *n* after the completion of the handshake and returns a decimal number between -32768 and 32767.

**MEASure:DIGital:DATA[i]:LWORd[:VALue]?** reads 4 bytes (one long word) from the 32-bit port *n* after the completion of the handshake and returns a decimal number between $-2^{31}$ and $(2^{31}-1)$.

### Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>DATA[i]</td>
<td>Numeric</td>
<td>BYTE none, 0, 1, 2, or 3</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>WORD none, 0 or 2</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>LWORd none or 0</td>
<td></td>
</tr>
</tbody>
</table>

### Comments

- Input data from the Digital I/O is returned in decimal format. Other formats are not supported for input, however, data output to the Digital I/O may be in binary, octal, decimal, or hexadecimal.
- The keyword :LW32 may be used instead of :LWORd when using the downloaded version of the SCPI driver.
- Chapter 4 - “Understanding the HP E1330B Digital I/O Module” describes the byte order of multiple byte reads.
- :DATA[i] is the keyword used for commands relating to the data at port *n*. The port number *n* must be the last character of the keyword without spaces.
- If *n* is omitted, port 0 is used.

### Related Commands:

[SOURce:]DIGital:DATA[i][:type][:VALue], MEASure:DIGital:DATA[i][:type]:BIT[m]

### *RST* Condition:

Set to input positive true on all ports.

### Examples

**MEAS:DIG:DATA1?** reads 8-bit port 1 data. If all data lines are set to 1, this command returns the value **255**.

**MEAS:DIG:DATA0:LWORd?** reads 32-bit port 0 data. If all data lines are set to 1, this command returns the value **−1**.
**MEASure:DIgital:FLAGn?**

`MEASure:DIgital:FLAGn?` reads the status of the flag line on port `n` and returns a 0 or 1 to show whether a peripheral has set the flag line to READY or BUSY.

### Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>FLAGn</td>
<td>Numeric</td>
<td>none, 0, 1, 2, or 3</td>
<td>0</td>
</tr>
</tbody>
</table>

### Comments

- `MEASure:DIgital:FLAGn?` is used to implement custom handshakes. The handshake mode must be set to `NONE` to use these commands.
- `:FLAGn` is the keyword used for commands relating to the flag line at port `n`. The port number `n` must be the last character of the keyword without spaces.
- If `n` is omitted, `FLAG0` is used.
- `MEASure:DIgital:FLAGn?` may be affected by the condition of the flag combining jumpers. Refer to Chapter 2 for additional information.
- **Related Commands:**  
  - `[SOURce:]DIgital:CONTrol:POLarity?`  
  - `[SOURce:]DIgital:CONTrol[:VALUE]`  
  - `[SOURce:]DIgital:FLAGn:POLarity`  
  - `[SOURce:]DIgital:FLAGn:POLarity?`

### Example

`MEAS:DIG:FLAG1?` reads the port 1 flag line.
MEMory Subsystem

The MEMory subsystem defines the command set for enabling the use of external VME memory for storing traces and macros. The addressable range is #H200000 through #HFFFFF8 in A24 space.

Syntax

MEMory
:DELe te
:MACRo <name>
:VME
 :ADDr ess [<base>]<address>
 :ADDr ess? [MIN|MAX]
 :SIZ E [<base>]<size>
 :SIZ E? [MIN|MAX]
 :STAt e <state>
 :STAt e?

:DELe te:MACRo

MEMory:DELe te:MACRo <name> deletes a single macro previously recorded using the *DMC common command.

Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>&lt;name&gt;</td>
<td>String</td>
<td>Previously defined block name (maximum 12 characters)</td>
<td>None</td>
</tr>
</tbody>
</table>

Comments

- <name> must have been previously defined by a *DMC (Define Macro) common command.
- The maximum length for <name> is 12 characters.
- This command purges a single, specific macro; the *PMC common command purges all macros.

Example

MEM:DEL:MACR test_macro deletes macro named test_macro previously defined using the *DMC common command.
:VME:ADDRess

MEMory:VME:ADDRess [<base>]<address> establishes the address of add-on VME memory in the system which can then be used to store block data in commands with the :TRACe keyword.

Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>&lt;base&gt;</td>
<td>Discrete</td>
<td>none, #H, #Q, or #B</td>
<td>Decimal</td>
</tr>
<tr>
<td>&lt;address&gt;</td>
<td>Numeric or Discrete</td>
<td>200000_{16}–DFFFF8_{16}</td>
<td>None</td>
</tr>
</tbody>
</table>

Comments

- **base** specifies the numeric format as decimal, hexadecimal, octal, or binary. IEEE-488.2 specifies the following values for this parameter:
  - Decimal = no parameter
  - Hexadecimal = #H
  - Octal = #Q
  - Binary = #B

- Valid values for **base** and **address** are #H200000 (2,097,152 decimal) through #HDFFFFF8 (14,680,056 decimal).

- For this memory to actually be used it must also have a defined length and have been turned ON using the **MEMory:VME:STATe** command.


- **:*RST Condition:** #H200000

Example

**MEM:**VME:ADDR **#H200000** sets the starting VME address to 200000_{16}.

:VME:ADDRess?

MEMory:VME:ADDRess? [<MIN|MAX>] queries for the current VME memory address. The optional parameter lets you query for the fixed minimum or maximum address.

Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>MIN</td>
<td>MAX</td>
<td>Discrete</td>
<td>none, MIN, or MAX</td>
</tr>
</tbody>
</table>

Comments

- This command always returns the address in decimal format.

- The address returned using **MIN** is always 2,097,152.

- The address returned using **MAX** is always 14,680,056.

- **Related Commands:** MEMory:VME:ADDRess, MEMory:VME:SIZE?, MEMory:VME:STATe?
MEMory:VME:SIZE [<base>]<size> sets the size, in bytes, of the external memory.

Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>&lt;base&gt;</td>
<td>Discrete</td>
<td>none, #H, #Q, or #B</td>
<td>Decimal</td>
</tr>
<tr>
<td>&lt;size&gt;</td>
<td>Numeric or Discrete</td>
<td>000000&lt;sub&gt;16&lt;/sub&gt; - C00000&lt;sub&gt;16&lt;/sub&gt; or MIN or MAX</td>
<td>None</td>
</tr>
</tbody>
</table>

Comments

- Address plus size must not exceed #HE00000.
- base specifies the numeric format as decimal, hexadecimal, octal, or binary. IEEE-488.2 specifies the following values for this parameter:
  - Decimal = no parameter
  - Hexadecimal = #H
  - Octal = #Q
  - Binary = #B
- *RST Condition: #H000000.

MEMory:VME:SIZE? [MIN|MAX] queries for the current VME memory size. The optional parameter lets you query for the fixed maximum or minimum VME memory size.

Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>MIN</td>
<td>MAX</td>
<td>Discrete</td>
<td>none, MIN, or MAX</td>
</tr>
</tbody>
</table>

Comments

- This command always returns the memory size in decimal format.
- The size returned using MIN is always 0.
- The size returned using MAX is always 12582912.
:VME:STATe

MEMory:VME:STATe \(<state>\) enables/disables the use of VME memory for storage.

### Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>(&lt;state&gt;)</td>
<td>Boolean</td>
<td>0</td>
<td>1</td>
</tr>
</tbody>
</table>

### Comments

- **Related Commands:** [SOURce:]DIGital:TRACe:DEFine, [SOURce:]DIGital:TRACe[:DATA], MEMory:VME:ADDress, MEMory:VME:SIZE
- **RST Condition:** Set to OFF.

### Example

MEM:VME:STAT ON enables access to the VME memory.

:VME:STATe?

MEMory:VME:STATe? queries the state of the external memory.

### Parameters

None.

### Comments

This command returns 0 or 1, indicating external memory is OFF or ON.

- **Related Commands:** MEMory:VME:ADDress?, MEMory:VME:SIZE?
The [SOURce:] subsystem defines the command set for the Digital I/O module output statements. It also defines the state and polarity of the control line (CTL), the polarity of the flag line (FLG), the handshaking mode, and handshake delay for both data input and output. The root command, [SOURce:], is optional.

[SOURce:]
  DIGital
    :CONTroln
    :POLarity <POS|NEG>
    :POLarity?
    [:VALue] <0|1 or ON|OFF>
    [:VALue]?
  :DATAn
    [:BYTE]
    :BITm <0|1>
    :BITm?
    :HANDshake
      :DElay <time>
      :DElay?
      [:MODE] <NONE|LEADing|TRAiling|PULSe|PARTial|STRobe>
      [:MODE]?
    :POLarity <POS|NEG>
    :POLarity?
    :TRACe <name>
    [:VALue] [<base>]<value>
    [:VALue]?
  :LWORD
    :BITm <0|1>
    :BITm?
    :HANDshake
      :DElay <time>
      :DElay?
      [:MODE] <NONE|LEADing|TRAiling|PULSe|PARTial|STRobe>
      [:MODE]?
    :POLarity <POS|NEG>
    :POLarity?
    :TRACe <name>
    [:VALue] [<base>]<value>
    [:VALue]?
[SOURce:]
DIGital
 :DATA<n>
 :WORD
 :BITm <0|1>
 :BITm?
 :HANDshake
 :DELAY <time>
 :DELAY?
 [:MODE] <NONE|LEADing|TRAiling
 |PULSe|PARTial|STRobe>
 [:MODE]?
 :POLarity <POS|NEG>
 :POLarity?
 :TRACe <name>
 [:VALue] [<base>]<value>
 [:VALue]?

:FLAG<n>
 :POLarity <POS|NEG>
 :POLarity?
 :HANDshaken
 :DELAY <time>
 :DELAY?
 [:MODE] <NONE|LEADing|TRAiling
 |PULSe|PARTial|STRobe>
 [:MODE]?
 :ION?
 :TRACe
 :CATalog?
 [:DATA] <name>,<block_data>
 [:DATA]? <name>
 :DEFine <name>,<size>[<fill>]
 :DEFine? <name>
 :DELETE
 :ALL
 [:NAME] <name>
DIG:CONTn:POLarity

[SOURce:]DIG:CONTn:POLarity <polarity> sets the CTL line voltage level for logical true in port n to either TTL high for POSitive polarity or TTL low for NEGaive polarity.

Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>CONTln</td>
<td>Numeric</td>
<td>none, 0, 1, 2, or 3</td>
<td>0</td>
</tr>
<tr>
<td>&lt;polarity&gt;</td>
<td>Discrete</td>
<td>POSitive or NEGaive</td>
<td>None</td>
</tr>
</tbody>
</table>

Comments

• Control lines are always accessed by their 8-bit port number.

• :CONTln is the keyword used for commands relating to the control (CTL) line at port n. The port number n must be the last character of the keyword without spaces.

• If n is omitted, port 0 is used.

• The control line is used with the flag line to handshake data to and from peripherals.


• *RST Condition: POLarity = POSitive.

Example DIG:CONT0:POL POS sets logical true to TTL high on port 0 control line.

DIG:CONTn:POLarity?

[SOURce:]DIG:CONTn:POLarity? returns a three character string, either POS or NEG, indicating the logical true condition of the control (CTL) line at port n.

Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>CONTln</td>
<td>Numeric</td>
<td>none, 0, 1, 2, or 3</td>
<td>0</td>
</tr>
</tbody>
</table>

Comments

• :CONTln is the keyword used for commands relating to the control (CTL) line at port n. The port number n must be the last character of the keyword without spaces.

• If n is omitted, port 0 is used.

Example DIG:CONT0:POL? queries the state of the logical true condition on port 0.
DIGital:CONTroln[:VALue]

[SOURce:]DIGital:CONTroln[:VALue] \(<value>\) sets or clears the control line on the selected port \(n\).

Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>CONTroln</td>
<td>Numeric</td>
<td>none, 0, 1, 2, or 3</td>
<td>0</td>
</tr>
<tr>
<td>(&lt;value&gt;)</td>
<td>Boolean</td>
<td>0 or 1, OFF or ON</td>
<td>None</td>
</tr>
</tbody>
</table>

Comments

- This command is used to create custom handshakes when the HANDshake is set to NONE.
- :CONTroln is the keyword used for commands relating to the control (CTL) line at port \(n\). The port number \(n\) must be the last character of the keyword without spaces.
- The control line is used with the flag line to handshake data to and from peripherals.
- *RST Condition: Clears the control line; i.e., sets the control line to logical 0.

Example DIG:CONT2 1 sets the 8-bit port 2 control line true.

DIGital:CONTroln[:VALue]?

[SOURce:]DIGital:CONTroln[:VALue]? reads the state of the control line on port \(n\) and returns a 0 or 1, indicating the logical condition of the CTL line.

Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>CONTroln</td>
<td>Numeric</td>
<td>none, 0, 1, 2, or 3</td>
<td>0</td>
</tr>
</tbody>
</table>

Comments

- This command is only available when using the downloaded SCPI driver.
- This command is used to create custom handshakes when the HANDshake is set to NONE.
- The condition of the CTL line returned by this command is the logical true value set by the DIGital:CONTroln:POLarity command.

Example DIG:CONT2? returns the current state of the 8-bit port 2 control line.
DIGital:DATA\text{\textsubscript{n}}[\text{:type}]:BIT\text{\textsubscript{m}}

[SOURce:]DIGital:DATA\text{\textsubscript{n}}[:BYTE]:BIT\text{\textsubscript{m}} <\textit{value}> sets bit \textit{m} on 8-bit port \textit{n}.

[SOURce:]DIGital:DATA\text{\textsubscript{n}}[:WORD]:BIT\text{\textsubscript{m}} <\textit{value}> sets bit \textit{m} on 16-bit port \textit{n}.

[SOURce:]DIGital:DATA\text{\textsubscript{n}}[:LWORd]:BIT\text{\textsubscript{m}} <\textit{value}> sets bit \textit{m} on 32-bit port \textit{n}.

**Parameters**

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>DATA\text{\textsubscript{n}}</td>
<td>Numeric</td>
<td>BYTE, WORD, LWORd</td>
<td>none, 0, 1, 2, or 3 none, 0 or 2 none or 0</td>
</tr>
<tr>
<td>BIT\text{\textsubscript{m}}</td>
<td>Numeric</td>
<td>BYTE, WORD, LWORd</td>
<td>0–7 0–15 0–31</td>
</tr>
<tr>
<td>&lt;\textit{value}&gt;</td>
<td>Numeric</td>
<td>0 or 1</td>
<td>None</td>
</tr>
</tbody>
</table>

**Comments**

- :DATA\text{\textsubscript{n}} and :BIT\text{\textsubscript{m}} are the keywords used to write data to port \textit{n} and bit \textit{m}. The port number \textit{n} and bit number \textit{m} must be the last character of the keyword without spaces.
- For 16-bit operations using :WORD, \textit{n} must be 0 or 2.
- For 32-bit operations using :LWORD, \textit{n} must be 0.
- The keyword :LW32 may be used instead of :LWORD when using the download version of the SCPI driver.

**Related Commands:** [SOURce:]DIGital:DATA\text{\textsubscript{n}}:POLarity, [SOURce:]DIGital:DATA\text{\textsubscript{n}}[:VALue]

**RST Condition:** All ports are set for data input.

**Example** DIG:DATA3:BIT4 1 sets bit 4 (the 5th bit) of port 3 to logical 1.
DIGital:DATA\textsubscript{n}[\text{:type}]:BIT\textsubscript{m}?

[SOURce:]DIGital:DATA\textsubscript{n}[\text{:BYTE}]:BIT\textsubscript{m}? returns a 0 or 1 indicating the current programmed state of bit \textsubscript{m} on 8-bit port \textsubscript{n}.

[SOURce:]DIGital:DATA\textsubscript{n}:WORD:BIT\textsubscript{m}? returns a 0 or 1 indicating the current programmed state of bit \textsubscript{m} on 16-bit port \textsubscript{n}.

[SOURce:]DIGital:DATA\textsubscript{n}:LWORD:BIT\textsubscript{m}? returns a 0 or 1 indicating the current programmed state of bit \textsubscript{m} on 32-bit port \textsubscript{n}.

### Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>DATA\textsubscript{n}</td>
<td>Numeric</td>
<td>BYTE none, 0, 1, 2, or 3</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>WORD none, 0 or 2</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>LWORd none or 0</td>
<td></td>
</tr>
<tr>
<td>BIT\textsubscript{m}</td>
<td>Numeric</td>
<td>BYTE 0–7</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>WORD 0–15</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>LWORd 0–31</td>
<td></td>
</tr>
</tbody>
</table>

### Comments
- This command is only available when using the downloaded SCPI driver.
- This command performs a readback of the data line register, not the actual condition of the data lines.
- The keyword :LW32 may be used instead of :LWORD when using the download version of the SCPI driver.
- :DATA\textsubscript{n} and :BIT\textsubscript{m} are the keywords used to write data to port \textsubscript{n} and bit \textsubscript{m}.
  The port number \textsubscript{n} and bit number \textsubscript{m} must be the last character of the keyword without spaces.
- For 16-bit operations using :WORD, \textsubscript{n} must be 0 or 2.
- For 32-bit operations using :LWORD, \textsubscript{n} must be 0.

### Related Commands:
- [SOURce:]DIGital:DATA\textsubscript{n}:POLarity
- [SOURce:]DIGital:DATA\textsubscript{n}[\text{:VALue}]

### Example
DIG:DATA3:BIT4:VAL? returns a 0 or 1 indicating the last programmed state of bit 4 on port 3.
**DIGital:DATA\(n[:\text{type}]:\text{HANDshake:DELay}\)**

\[\text{SOURce:}\text{DIGital:DATA}\(n[:\text{BYTE}]:\text{HANDshake:DELay} \ <time>\] sets the delay between data output and control line for data output at 8-bit port \(n\).

\[\text{SOURce:}\text{DIGital:DATA}\(n[:\text{WORD}]:\text{HANDshake:DELay} \ <time>\] sets the delay between data output and control line for data output at 16-bit port \(n\).

\[\text{SOURce:}\text{DIGital:DATA}\(n[:\text{LWORd}]:\text{HANDshake:DELay} \ <time>\] sets the delay between data output and the control line for data output at 32-bit port \(n\).

### Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>DATA(n)</td>
<td>Numeric</td>
<td>BYTE none, 0, 1, 2, or 3</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>WORD none, 0 or 2</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>LWORd none or 0</td>
<td></td>
</tr>
<tr>
<td>(&lt;time&gt;)</td>
<td>Numeric</td>
<td>2 (\mu)s to 15 (\mu)s</td>
<td>None</td>
</tr>
<tr>
<td></td>
<td></td>
<td>20 (\mu)s to 150 (\mu)s</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>200 (\mu)s to 1.5 ms</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>2 ms to 15 ms</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Discrete</td>
<td>MIN</td>
<td>MAX</td>
</tr>
</tbody>
</table>

### Comments

- This command is related to the handshake mode in use. Chapter 3 describes the handshake modes and timing.
- This command sets strobe pulse width for input and output STRobe handshakes.
- The delay time must be set to the same value on all ports used in a multiple port operation.
- \(\text{MAX}\) sets a 15 ms delay. \(\text{DEF}\) sets 2 \(\mu\)s delay. \(\text{MIN}\) sets 0.0 delay and is illegal for PULse or STRobe handshake modes.
- \(\text{DIGital:DATA}\(n[:\text{MODE}]:\text{NONE}\) command ignores any programmed delay time. For all other modes of handshaking, 2 \(\mu\)s is the minimum recommended.
- Specific bands of delay settings are NOT allowed. These are:
  
  \[0 \mu s < \<time> < 2 \mu s < 150 \mu s < \<time> < 200 \mu s < 15 \mu s < \<time> < 20 \mu s < 1.5 ms < \<time> < 2.0 ms\]

  The controller uses a rounded-up value for \(<time>\) if these values are specified.
- The keyword \(\text{:LW32}\) may be used instead of \(\text{:LWORd}\) when using the download version of the SCPI driver.
- \(\text{DIGital:DATA}\(n[:\text{type}]:\text{HANDshake}\) is the sequence used for commands relating to data handshaking at ports defined by \(n\). The port number \(n\) must be the last character of the keyword without spaces.

**Related Commands:**  
[SOURce:]DIGital:CONTroln:POLarity,  
[SOURce:]DIGital:CONTroln[:VALue],  
[SOURce:]DIGital:FLAGn:POLarity,  
[SOURce:]DIGital:HANDshaken[:MODE]

**RST Condition:** Delay is set to 2 \(\mu\)s.

### Example

\(\text{DIG:HAND3:DEL .005}\) sets the delay between the data output and the assertion of the control line to true on 8-bit port 3 to 5 ms.
**DIGital:DATA[:type]:HANDshake:DELay?**

[SOURce:]DIGital:DATA[:BYTE]:HANDshake:DELay? queries for the delay time between data output and the control line for data output at 8-bit port \( n \) and returns a decimal number between 0 and .015.

[SOURce:]DIGital:DATA[:WORD]:HANDshake:DELay? queries for the delay time between data output and the control line for data output at 16-bit port \( n \) and returns a decimal number between 0 and .015.

[SOURce:]DIGital:DATA[:LWORD]:HANDshake:DELay? queries for the delay time between data output and the control line for data output at 32-bit port \( n \) and returns a decimal number between 0 and .015.

**Parameters**

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>DATA( n )</td>
<td>Numeric</td>
<td>BYTE none, 0, 1, 2, or 3</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>WORD none, 0 or 2</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>LWORD none or 0</td>
<td></td>
</tr>
<tr>
<td>MIN</td>
<td>MAX</td>
<td>DEF</td>
<td>Discrete</td>
</tr>
</tbody>
</table>

**Comments**

- The delay time must be set to the same value on all ports used in a multiple port operation.
- The keyword :LW32 may be used instead of :LWORD when using the download version of the SCPI driver.
- DIG:DATA\( n \)[:type]:HANDshake is the sequence used for commands relating to data handshaking at ports defined by \( n \). The port number \( n \) must be the last character of the keyword without spaces.
- MIN or DEF returns 0.000002. MAX returns 0.015.
DIGital:DATA\textsubscript{n}[:type]:HANDshake[:MODE]

[SOURce:]DIGital:DATA\textsubscript{n}[:BYTE]:HANDshake[:MODE] \texttt{<mode>} selects the type of handshake and defines the timing relationship between the control (CTL) line, the flag (FLG) line, and when data is transferred in either direction between the Digital I/O Module and a peripheral on the 8-bit port \texttt{n}.

[SOURce:]DIGital:DATA\textsubscript{n}:WORD:HANDshake[:MODE] \texttt{<mode>} selects the handshake mode used on the 16-bit port \texttt{n}.

[SOURce:]DIGital:DATA\textsubscript{n}:LWORD:HANDshake[:MODE] \texttt{<mode>} selects the handshake mode used on the 32-bit port \texttt{n}.

**Parameters**

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>DATA\textsubscript{n}</td>
<td>Numeric</td>
<td>BYTE none, 0, 1, 2, or 3</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>WORD none, 0 or 2</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>LWORD none or 0</td>
<td></td>
</tr>
<tr>
<td>\texttt{&lt;mode&gt;}</td>
<td>Discrete</td>
<td>NONE, LEADing, TRAiling, PULse, PARTial, or STRobe</td>
<td>NONE</td>
</tr>
</tbody>
</table>

- Handshake modes are described in Chapter 3.
- The handshake \texttt{mode} must be the same on all ports used in a multiple port operation.
- The keyword :LW32 may be used instead of :LWORD when using the downloaded version of the SCPI driver.
- DIGital:DATA\textsubscript{n}[:type]HANDshake is the sequence used for commands relating to data handshaking at port \texttt{n}. The port number \texttt{n} must be the last character of the keyword without spaces.
- NONE deletes all automatic data handshaking between the Digital I/O module and the peripheral. For custom handshaking, the control and the flag lines are controlled by the [SOURce:]DIGital:CONTrol\textsubscript{n} and MEASure:DIGital:FLAG\textsubscript{n} commands.

- Related Commands: [SOURce:]DIGital:CONTrol\textsubscript{n}:POLarity, [SOURce:]DIGital:CONTrol\textsubscript{n}[:VALue], [SOURce:]DIGital:FLAG\textsubscript{n}:POLarity, [SOURce:]DIGital:HANDshaken:DELay

- \*RST Condition: Mode is NONE on all ports.

**Example**  DIG:DATA3:HAND LEAD sets the handshake mode to LEADing on 8-bit port 3.
DIGital:DATA\textsubscript{n}[:type]:HANDshake[:MODE]?

[SOURce:]DIGital:DATA\textsubscript{n}[:BYTE]:HANDshake[:MODE]? returns a string indicating the type of handshake set on the 8-bit port \textit{n}.

[SOURce:]DIGital:DATA\textsubscript{n}:WORD:HANDshake[:MODE]?
returns a string indicating the type of handshake set on the 16-bit port \textit{n}.

[SOURce:]DIGital:DATA\textsubscript{n}:LWORd:HANDshake[:MODE]?
returns a string indicating the type of handshake set on the 32-bit port \textit{n}.

**Parameters**

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>DATA\textsubscript{n}</td>
<td>Numeric</td>
<td>BYTE none, 0, 1, 2, or 3</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>WORD none, 0 or 2</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>LWORd none or 0</td>
<td></td>
</tr>
</tbody>
</table>

**Comments**

- The keyword :LW32 may be used instead of :LWORD when using the download version of the SCPI driver.
- The handshake \textit{mode} must be the same on all ports used in a multiple port operation.
- This command will return one of the following strings:
  
  NONE
  LEAD
  TRA
  PULS
  PART
  STR

- :DATA\textsubscript{n}[:type]HANDshake? is the sequence used for commands relating to data handshaking at port \textit{n}. The port number \textit{n} must be the last character of the keyword without spaces.

- **Related Commands:** [SOURce:]DIGital:CONTrol\textsubscript{n}:POLarity, [SOURce:]DIGital:CONTrol\textsubscript{n}:VALue, [SOURce:]DIGital:FLAG\textsubscript{n}:POLarity, [SOURce:]DIGital:HANDshake\textsubscript{n}:DElay

- **RST Condition:** Mode is NONE on all ports.

**Example** DIG:DATA3:HAND? returns the handshake mode set on port 3.
DIGital:DATA<sub>n</sub>[<type>]:POLarity

[SOURce:]DIGital:DATA<sub>n</sub>[<type>]:POLarity <polarity> sets the data line voltage level for logical true in the 8-bit port <i>n</i> to either TTL high for POSitive polarity or TTL low for NEGative polarity.

[SOURce:]DIGital:DATA<sub>n</sub>:WORD:POLarity <polarity> sets the data line voltage level for logical true in the 16-bit port <i>n</i> to either TTL high for POSitive polarity or TTL low for NEGative polarity.

[SOURce:]DIGital:DATA<sub>n</sub>:LWORD:POLarity <polarity> sets the data line voltage level for logical true in the 32-bit port <i>n</i> to either TTL high for POSitive polarity or TTL low for NEGative polarity.

**Parameters**

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>DATA&lt;sub&gt;n&lt;/sub&gt;</td>
<td>Numeric</td>
<td>BYTE none, 0, 1, 2, or 3</td>
<td>0</td>
</tr>
<tr>
<td>WORD none, 0 or 2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LWORD none or 0</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

| <polarity> | Discrete | POSitive or NEGative | None |

**Comments**

- :DATA<sub>n</sub> is the keyword used for commands relating to the data lines at port <i>n</i>. The port number <i>n</i> must be the last character of the keyword without spaces.

- Related Commands: [SOURce:]DIGital:DATA<sub>n</sub>:BIT<sub>m</sub>, [SOURce:]DIGital:DATA<sub>n</sub>:POLarity?, [SOURce:]DIGital:DATA<sub>n</sub>[:VALue]

- *RST* Condition: POLarity = POSitive

**Example** DIG:DATA0:POL POS sets logical true to TTL high on 8-bit port 0 data lines.

DIGital:DATA<sub>n</sub>[<type>]:POLarity?

[SOURce:]DIGital:DATA<sub>n</sub>[<type>]:POLarity? returns a string, either POS or NEG, indicating the logical true condition of the data lines of 8-bit port <i>n</i>.

[SOURce:]DIGital:DATA<sub>n</sub>:WORD:POLarity? returns a string, either POS or NEG, indicating the logical true condition of the data lines of 16-bit port <i>n</i>.

[SOURce:]DIGital:DATA<sub>n</sub>:LWORD:POLarity? returns a string, either POS or NEG, indicating the logical true condition of the data lines of 32-bit port <i>n</i>.

**Parameters**

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>DATA&lt;sub&gt;n&lt;/sub&gt;</td>
<td>Numeric</td>
<td>BYTE none, 0, 1, 2, or 3</td>
<td>0</td>
</tr>
<tr>
<td>WORD none, 0 or 2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LWORD none or 0</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Example** DIG:DATA0:POL? returns the state of the logical true condition on port 0 as either POS or NEG.
DIGital:DATA\textsubscript{n}[:\text{type}]:TRACe

[SOURce:]DIGital:DATA\textsubscript{n}[:BYTE]:TRACe <\text{name}> writes the named block of data to 8-bit port \(n\) whenever the port is ready to start a new handshake.

[SOURce:]DIGital:DATA\textsubscript{n}[:WORD]:TRACe <\text{name}> writes the named block of data to 16-bit port \(n\) whenever the port is ready to start a new handshake.

[SOURce:]DIGital:DATA\textsubscript{n}[:LWORD]:TRACe <\text{name}> writes the named block of data to 32-bit port \(n\) whenever the port is ready to start a new handshake.

### Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>DATA\textsubscript{n}</td>
<td>Numeric</td>
<td>BYTE, WORD, LWORD</td>
<td>none, 0, 1, 2, or 3</td>
</tr>
<tr>
<td>&lt;name&gt;</td>
<td>String</td>
<td>Name of user memory block (maximum 12 characters)</td>
<td>None</td>
</tr>
</tbody>
</table>

### Comments

- The keyword :LW32 may be used instead of :LWORD when using the download version of the SCPI driver.
- :DATA\textsubscript{n} and :TRACe are the keywords used to write data to port \(n\) from block \text{name}. The port number \(n\) must be the last character of the keyword without spaces.
- **Related Commands:**  [SOURce:]DIGital:DATA\textsubscript{n}[:POL]arity, [SOURce:]DIGital:DATA\textsubscript{n}[:VALue]
- ***RST Condition:** All ports are set for data input.

### Example

DIG:DATA2:TRAC:WORD first_block writes data from the user memory block \textit{first_block} to 16-bit port 2.
DIGital:DATA\textsubscript{n}[:type][:VALue]

[SOURce:]DIGital:DATA\textsubscript{n}[:BYTE][:VALue] [:base]:<value> writes data to 8-bit port \textsubscript{n}. Values can be binary, octal, decimal, or hexadecimal.

[SOURce:]DIGital:DATA\textsubscript{n}[:WORD][:VALue] [:base]:<value> writes data to 16-bit port \textsubscript{n}. Values can be binary, octal, decimal, or hexadecimal.

[SOURce:]DIGital:DATA\textsubscript{n}[:LWORD][:VALue] [:base]:<value> writes data to 32-bit port \textsubscript{n}. Values can be binary, octal, decimal, or hexadecimal.

Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>DATA\textsubscript{n}</td>
<td>Numeric</td>
<td>BYTE none, 0, 1, 2, or 3</td>
<td>0</td>
</tr>
<tr>
<td>WORD none, 0 or 2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LWORD none or 0</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>&lt;base&gt;</td>
<td>Discrete</td>
<td>None, #H, #Q, or #B</td>
<td>Decimal</td>
</tr>
<tr>
<td>&lt;value&gt;</td>
<td>Numeric</td>
<td>BYTE -2\textsuperscript{7} to (2\textsuperscript{8}-1)</td>
<td>None</td>
</tr>
<tr>
<td>WORD -2\textsuperscript{15} to (2\textsuperscript{16}-1)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LWORD -2\textsuperscript{31} to (2\textsuperscript{31}-1)</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Comments

• The keyword :LW32 may be used instead of :LWORD when using the download version of the SCPI driver.

• base specifies the numeric format as decimal, hexadecimal, octal, or binary. IEEE-488.2 specifies the following values for this parameter:

  Decimal = no parameter
  Hexadecimal = #H
  Octal = #Q
  Binary = #B

• :DATA\textsubscript{n} is the keyword used for commands relating to data output at port \textsubscript{n}. The port number \textsubscript{n} must be the last character of the keyword without spaces.

• Related Commands: [SOURce:]DIGital:DATA\textsubscript{n}[:BIT\textsubscript{m}], [SOURce:]DIGital:DATA\textsubscript{n}[:POLarity]

• *RST Condition: All ports are set for data input.

Examples

DIG:DATA3 27 writes the binary equivalent of the decimal number 27 (00011011) to 8-bit port 3.

DIG:DATA3 #B00011011 writes the same byte of data as in the example above to port 3, but in binary format.
DIGital:DATA_{n}[[:type]][:VALue]?

[SOURce:]DIGital:DATA_{n}[:BYTE][:VALue]? returns the programmed state of 8-bit port \( n \) as a decimal number between 0 and 255.

[SOURce:]DIGital:DATA_{n}[:WORD][:VALue]? returns the programmed state of 16-bit port \( n \) as a decimal number between -32768 and 32767.

[SOURce:]DIGital:DATA_{n}[:LWORD][:VALue]? returns the programmed state of 32-bit port \( n \) as a decimal number between \(-2^{31}\) and \((2^{31} - 1)\).

### Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>DATA_{n}</td>
<td>Numeric</td>
<td>BYTE none, 0, 1, 2, or 3</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>WORD none, 0 or 2</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>LWORD none or 0</td>
<td></td>
</tr>
</tbody>
</table>

### Comments

- This command is only available when using the downloaded SCPI driver.
- The keyword :LW32 may be used instead of :LWORD when using the download version of the SCPI driver.
- This command returns the programmed state of the data lines, not the actual state of the data lines.
- :DATA_{n} is the keyword used for commands relating to data output at port \( n \). The port number \( n \) must be the last character of the keyword without spaces.
- Related Commands: [SOURce:]DIGital:DATA_{n}:BIT\( m \), [SOURce:]DIGital:DATA_{n}:POLarity
- *RST Condition: All ports are set for data input.

### Example

DIG:DATA3? returns the decimal equivalent of the data lines on 8-bit port 3.
DIGital:FLAGn:POLarity

[SOURce:]DIGital:FLAGn:POLarity <polarity> sets the voltage level for logical true to either TTL high, POSitive, or TTL low, NEGative on the FLG handshake line.

Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>FLAGn</td>
<td>Numeric</td>
<td>none, 0, 1, 2, or 3</td>
<td>0</td>
</tr>
<tr>
<td>&lt;polarity&gt;</td>
<td>Discrete</td>
<td>POSitive or NEGative</td>
<td>None</td>
</tr>
</tbody>
</table>

Comments

- :FLAGn is the keyword used for commands relating to the flag line at port n. The port number n must be the last character of the keyword without spaces.
- Related Commands: [SOURce:]DIGital:CONTroln:POLarity, [SOURce:]DIGital:CONTroln:POLarity?, [SOURce:]DIGital:FLAGn:POLarity?
- *RST Condition: POLarity = POSitive

Example  DIG:FLAG0:POL POS sets logical true to TTL high on the port 0 flag line.

DIGital:FLAGn:POLarity?

[SOURce:]DIGital:FLAGn:POLarity? returns a string, either POS or NEG, indicating the logical true condition of the flag (FLG) line.

Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>FLAGn</td>
<td>Numeric</td>
<td>none, 0, 1, 2, or 3</td>
<td>0</td>
</tr>
</tbody>
</table>

Example  SOURCE:DIGITAL:FLAG0:POLARITY? uses long commands to query the state of the logical true condition on port 0.

DIG:FLAG0:POL? performs the same function as the example above with short commands.
DIGital:HANDshake<sub>n</sub>:DELaY

[SOURce:]DIGital:HANDshake<sub>n</sub>:DELaY <time> sets the time between data valid and the assertion of the control line to TRUE for port <sub>n</sub>. This form of the command operates on 8-bit ports only.

### Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>HANDshake&lt;sub&gt;n&lt;/sub&gt;</td>
<td>Numeric</td>
<td>None, 0, 1, 2, or 3</td>
<td>None</td>
</tr>
<tr>
<td>&lt;time&gt;</td>
<td>Numeric</td>
<td>2µs to 15µs, 20µs to 150µs, 200µs to 1.5ms, 2ms to 15ms</td>
<td>None</td>
</tr>
<tr>
<td></td>
<td>Discrete</td>
<td>MIN</td>
<td>MAX</td>
</tr>
</tbody>
</table>

### Comments

- :HANDshake<sub>n</sub> is the keyword used for commands relating to data handshaking at port <sub>n</sub>. The port number <sub>n</sub> must be the last character of the keyword without spaces.
- This command sets the strobe pulse width for both input and output STRobe handshakes.
- The delay time must be set to the same value on all ports used in a multiple port operation.
- MAX sets a 15ms delay. DEF sets 2µs delay. MIN sets a delay of 0, and is illegal for PULse and STRobe handshakes.
- DIGital:HANDshake<sub>n</sub> NONE command sets the delay to 0. For all other modes of handshaking, 2µs is the minimum.
- Specific bands of delay settings are NOT allowed. These are:
  - 0µs <time> <2µs 150µs <time> <200µs
  - 15µs <time> <20µs 1.5ms <time> <2.0ms
  - The controller uses a rounded-up value for <time> if these values are specified.
- Related Commands: [SOURce:]DIGital:CONTrol<sub>n</sub>:POLarity, [SOURce:]DIGital:CONTrol<sub>n</sub>[:VALUE], [SOURce:]DIGital:FLAGn:POLarity, [SOURce:]DIGital:HANDshaken[:MODE]
- *RST Condition: Delay is set to 2 µs.

### Example

DIG:HAND3:DEL .005 sets the delay between the data output and the assertion of the control line to true on 8-bit port 3 to 5 ms.
**DIGital:HANDshake\textsubscript{\textit{n}}:DELay?**

[SOURce:]DIGital:HANDshake\textsubscript{\textit{n}}:DELay? queries for the time between data valid and the assertion of the control line to TRUE. This command operates on 8-bit ports and returns a decimal value between 0 and 0.015.

**Parameters**

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>HANDshake\textsubscript{\textit{n}}</td>
<td>Numeric</td>
<td>None, 0, 1, 2, or 3</td>
<td>0</td>
</tr>
<tr>
<td>MIN\mid MAX\mid DEF</td>
<td>Discrete</td>
<td>None or MIN\mid MAX\mid DEF</td>
<td>None</td>
</tr>
</tbody>
</table>

**Comments**

- The delay time must be set to the same value on all ports used in a multiple port operation.
- :HANDshake\textsubscript{\textit{n}} is the keyword used for commands relating to data handshaking at 8-bit port \textit{n}. The port number \textit{n} must be the last character of the keyword without spaces.
- MIN or DEF returns 0.000002. MAX returns 0.015.

**Example**

DIG:HAND0:DEL? queries the delay time between data valid and the assertion of the control line to TRUE on 8-bit port 0.

**DIGital:HANDshake\textsubscript{\textit{n}}[:MODE]**

[SOURce:]DIGital:HANDshake\textsubscript{\textit{n}}[:MODE] \textit{<mode>} selects the type of handshake mode to use to transfer data in either direction between the Digital I/O module and a peripheral on 8-bit port \textit{n}. Handshakes are initiated by execution of a DIGital:DATA\textsubscript{\textit{n}} or MEASURE:DIGital:DATA\textsubscript{\textit{n}}? command. This form of the HANDshake command operates only on 8-bit ports.

**Parameters**

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>HANDshake\textsubscript{\textit{n}}</td>
<td>Numeric</td>
<td>None, 0, 1, 2, or 3</td>
<td>0</td>
</tr>
<tr>
<td>\textit{&lt;mode&gt;}</td>
<td>Discrete</td>
<td>NONE, LEADing, TRAilng, PULSe, PARTial, or STRobe</td>
<td>NONE</td>
</tr>
</tbody>
</table>

**Comments**

- :HANDshake\textsubscript{\textit{n}} is the keyword used for commands relating to data handshaking at port \textit{n}. The 8-bit port number \textit{n} must be the last character of the keyword without spaces.
- NONE deletes all automatic data handshaking between the Digital I/O Module and peripheral. For custom handshaking, the control and flag lines are controlled by the DIGital:CONTrol\textsubscript{\textit{n}} and DIGital:FLAG\textsubscript{\textit{n}} commands.
- Related Commands: [SOURce:]DIGital:HANDshake\textsubscript{\textit{n}}:DELay, [SOURce:]DIGital:CONTrol\textsubscript{\textit{n}}:POLarity
- *RST Condition: Mode is NONE on all ports.

**Example**

DIG:HAND3 LEAD sets the handshake mode to LEADing on 8-bit port 3.
DIGital:HANDshaken[:MODE]?

[SOURce:]DIGital:HANDshaken[:MODE]? returns a string indicating the current handshake mode of 8-bit port n. This form of the HANDshake command operates only on 8-bit ports.

Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>HANDshaken</td>
<td>Numeric</td>
<td>None, 0, 1, 2, or 3</td>
<td>0</td>
</tr>
</tbody>
</table>

Comments

- This command will return one of the following strings:
  - NONE
  - LEAD
  - TRA
  - PULS
  - PART
  - STR

- :HANDshaken is the keyword used for commands relating to data handshaking at port n. The port number n must be the last character of the keyword without spaces.

DIGital:IOn?

[SOURce:]DIGital:IOn ? returns a 0 or 1 indicating the current condition of the I/O line on port n.

Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>Io</td>
<td>Numeric</td>
<td>None, 0, 1, 2, or 3</td>
<td>0</td>
</tr>
</tbody>
</table>

Comments

- This command is only available when using the downloaded SCPI driver.
- The I/O line’s polarity is fixed and is as follows:
  -- When Digital I/O module is programmed to output data, the I/O line is set low.
  -- When Digital I/O module is programmed to input data, the I/O line is set high.

- :Io is the keyword used for commands relating to the I/O line at port n. The port number n must be the last character of the keyword without spaces.
DIGitAl:TRAcE:CATalog?

[SOURce:]DIGitAl:TRAcE:CATalog? lists the currently available data blocks.

Parameters

None.

Comments

• This command catalogs all blocks in VME memory and all blocks in the mainframe system memory.
• The command returns a string.

Example DIG:TRAC:CAT? would return this string if both alpha and beta had been previously defined; "alpha","beta".

DIGitAl:TRAcE[:DATA]

[SOURce:]DIGitAl:TRAcE[:DATA] <name>,<block_data> writes a block of data to a previously defined user memory block.

Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>&lt;name&gt;</td>
<td>String</td>
<td>Name of user memory block (maximum 12 characters)</td>
<td>None</td>
</tr>
<tr>
<td>&lt;block_data&gt;</td>
<td>Numeric/String</td>
<td>Numeric header and ASCII block data</td>
<td>None</td>
</tr>
</tbody>
</table>

Comments

• <name> must have been previously defined by a DIGitAl:TRAcE:DEFine command.
• The maximum length for <name> is 12 characters.
• <block_data> is of the form <#digits><length><block> where:
  <#digits> tells how many digits are used to define <length>;
  <length> tells how many bytes are to be transferred in <block>;
  <block> contains the actual data to transfer.

Example DIG:TRAC:DATA first_block,#210ABCDEFGHIJ sends the data “ABCDEFGHIJ” to the user memory block first_block. Since the ASCII character A has a decimal value of 65, the equivalent of 65 is stored in the first byte of first_block (and so on).
**DIGital:TRACe[:DATA]?**

[SOURce:]DIGital:TRACe[:DATA]? <name> reads a block of data from a previously defined user memory block.

### Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>&lt;name&gt;</td>
<td>String</td>
<td>Name of user memory block (maximum 12 characters)</td>
<td>None</td>
</tr>
</tbody>
</table>

### Comments

- *name* must have been previously defined by a DIGital:TRACe:DEFine command.
- The maximum length for *name* is 12 characters.

### Example

DIG:TRACe? first_block reads data from a block named *first_block*. If the previous command example is sent, this command will return the string #210ABCDEFGHIJKLMNOP.

**DIGital:TRACe:DEFine**

[SOURce:]DIGital:TRACe:DEFine <name>,<size>[<fill>] defines a block of data as a user memory block, names the block for future reference, and fills the block with the last parameter. If the last parameter is absent, the block is filled with zeros.

### Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>&lt;name&gt;</td>
<td>String</td>
<td>Name of user memory block (maximum 12 characters)</td>
<td>None</td>
</tr>
<tr>
<td>&lt;size&gt;</td>
<td>Numeric</td>
<td>Up to 12 Mbytes (depending on memory installed)</td>
<td>None</td>
</tr>
<tr>
<td>&lt;fill&gt;</td>
<td>Numeric</td>
<td>0–255</td>
<td>0</td>
</tr>
</tbody>
</table>

### Comments

- The firmware can handle blocks with a total memory space of up to 12 Mbytes of memory space. The actual amount available depends on the memory installed.
- If the MEMory:VME:STATe ON command has been used, this command will create blocks in the external add-on memory. If the MEMory:VME:STATe OFF command has been used, this command will create blocks in the system memory.

### Example

DIG:TRAC:DEF first_block, 256 defines a 256 byte user memory block named *first_block* and fills each byte with a zero.
DIGital:TRACe:DEFINE?

[SOURce:]DIGital:TRACe:DEFINE? <name> returns the size of a previously defined user memory block in bytes. The command returns a decimal number in the range of 0 to 12,582,912.

Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>&lt;name&gt;</td>
<td>String</td>
<td>Name of user memory block</td>
<td>None</td>
</tr>
</tbody>
</table>

Comments

• <name> must have been previously defined by a DIGital:TRACe:DEFINE command. The maximum length for <name> is 12 characters.

DIGital:TRACe:DELETE:ALL

[SOURce:]DIGital:TRACe:DELETE:ALL deletes all previously defined user memory data blocks.

Parameters None.

DIGital:TRACe:DELETE[:NAME]

[SOURce:]DIGital:TRACe:DELETE[:NAME] <name> deletes a previously defined user memory data block.

Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>&lt;name&gt;</td>
<td>String</td>
<td>Name of user memory block</td>
<td>None</td>
</tr>
</tbody>
</table>

Comments

<name> must have been previously defined by a DIGital:TRACe:DEFINE command. The maximum length for <name> is 12 characters.

Example DIG:TRACe:DEL first_block deletes a user memory block named first_block.
The **STATus** subsystem controls the SCPI-defined Operation and Questionable Signal Status Registers and the Standard Event Registers. Each is comprised of a Condition Register, an Event Register, an enable mask, and transition filters.

Each Status Register works as follows: when a condition occurs, the appropriate bit in the Condition Register is set or cleared. If the corresponding transition filter is enabled for that bit, the same bit is set in the associated Event Register. The contents of the Event Register and the enable mask are logically ANDed bit-for-bit; if any bit of the result is set, the summary bit for that register is set in the status byte. The status byte summary bit for the Operation Status Register is bit 7; for the Questionable Signal Status Register, bit 3; and for the Standard Event Register, bit 5.

### Syntax

```plaintext
STATus
 :OPERation
  :CONDition?
 :ENABle
 :ENABle?
 [:EVENT]?
 :PRESet
 :QUESTionable
  :CONDition?
 :ENABle
 :ENABle?
 [:EVENT]?
```

### Note

This subsystem is provided for compatibility. The Digital I/O module does not use the Operation Status or Questionable Status Registers.
:OPERation:CONDition?

**STATus:OPERation:CONDition?** returns the contents of the Operation Status Condition Register. Reading the register does not affect its contents. This command does not affect the HP E1330 Digital I/O module.

:OPERation:ENABLE

**STATus:OPERation:ENABLE** `<mask>` specifies which bits of the associated Event Register are included in its summary bit. The summary bit is the bit-for-bit logical AND of the Event Register and the unmasked bit(s). This command does not affect the HP E1330 Digital I/O module.

**Parameters**

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td><code>&lt;mask&gt;</code></td>
<td>Numeric or non-decimal numeric</td>
<td>0 through +32767</td>
<td>None</td>
</tr>
</tbody>
</table>

The non-decimal numeric forms are the #H, #Q, or #B formats specified by IEEE-488.2.

:OPERation:ENABLE?

**STATus:OPERation:ENABLE?** returns the mask set for the Operation Status Register. This command does not affect the HP E1330 Digital I/O module.

:OPERation[:EVENT]?

**STATus:OPERation[:EVENT]?** returns the contents of the Operation Event Status Register. Reading the register clears all bits in the register. This command does not affect the HP E1330 Digital I/O module.

:PRESet

**STATus:PRESet** clears both the Operation Status Enable and Questionable Status Enable Registers. This command does not affect the HP E1330 Digital I/O module.
:QUESTIONable:CONDition?

`STATus:QUESTIONable:CONDition?` returns the contents of the Questionable Status Condition Register. Reading the register does not affect its contents. This command does not affect the HP E1330 Digital I/O module.

:QUESTIONable:ENABLE

`STATus:QUESTIONable:ENABLE <mask>` specifies which bits of the associated Event Register are included in its summary bit. The summary bit is the bit-for-bit logical AND of the Event Register and the unmasked bit(s). This command does not affect the HP E1330 Digital I/O module.

**Parameters**

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td><code>&lt;mask&gt;</code></td>
<td>Numeric or non-decimal numeric</td>
<td>0 through +32767</td>
<td>None</td>
</tr>
</tbody>
</table>

The non-decimal numeric forms are the #H, #Q, or #B formats specified by IEEE-488.2.

:QUESTIONable:ENABLE?

`STATus:QUESTIONable:ENABLE?` returns the mask set for the Questionable Status Register. This command does not affect the HP E1330 Digital I/O module.

:QUESTIONable[:EVENT]?

`STATus:QUESTIONable[:EVENT]?` returns the contents of the Questionable Status Event Register. Reading the register clears all bits in the register. This command does not affect the HP E1330 Digital I/O module.
SYSTem Subsystem

The SYSTem subsystem returns information about the module.

**Syntax**

SYSTem

:CDEScription?  <number>

:CTYPEpe?  <number>

:ERROR?

:VERsion?

**:CDEScription?**

SYSTem:CDEScription?  <number>  returns the module description.

**Parameters**

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>&lt;number&gt;</td>
<td>Numeric</td>
<td>1</td>
<td>None</td>
</tr>
</tbody>
</table>

**Comments**

• This command is only available when using the downloaded SCPI driver.

• <number> is the instrument number. Because each Digital I/O module is a single instrument, <number> is always 1.

• The command returns the following string:
  
  Quad 8-bit Digital I/O

**:CTYPEpe?**

SYSTem:CTYPEpe?  <number>  returns the module number and manufacturer.

**Parameters**

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Parameter Type</th>
<th>Range of Values</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>&lt;number&gt;</td>
<td>Numeric</td>
<td>0 to 99</td>
<td>None</td>
</tr>
</tbody>
</table>

**Comments**

• This command is only available when using the downloaded SCPI driver.

• The command returns the following string (revision number may vary and the serial number is always set to 0):

  HEWLETT-PACKARD, E1330B, 0, A.05.00
**:ERRor?**

*SYSTem:ERRor?* queries the Error Register for the error value and returns a string error message to identify the error type. The errors are held in an error buffer and read in a First-In-First-Out manner by this command.

**Comments**
- Returns the error number and error string. If no errors are in the error buffer, returns: +0, "No error".
- **Related Commands:** *ERR
- **:*RST Condition:** None.

**Example**

SYST:ERR? queries the mainframe for errors.

---

**:VERSion?**

*SYSTem:VERsion?* returns the SCPI version to which this instrument complies.

**Comments**
- Returns a decimal value in the form:

  \[
  YYYY . R
  \]

  where YYYY is the year, and R is the revision number within that year.
IEEE 488.2 Common Commands

The following table lists the IEEE 488.2 Common (*) Commands that can be executed by the HP E1330B Digital I/O Module. For more information on Common Commands, refer to ANSI/IEEE Standard 488.2-1987.

---

**Note** These commands apply to many instruments and are not documented in detail here. See ANSI/IEEE Standard 488.2-1987 for more information.

<table>
<thead>
<tr>
<th>Command</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>*RST</td>
<td>Reset Sets all ports to input mode, handshake NONE, and polarity POS.</td>
</tr>
<tr>
<td>*TST?</td>
<td>Self-Test Query Always returns 0.</td>
</tr>
<tr>
<td>*OPC</td>
<td>Operation Complete Sets the request for OPC flag when all pending operations have been completed. Also sets the OPC bit in the Standard Event Register.</td>
</tr>
<tr>
<td>*OPC?</td>
<td>Operation Complete Query Returns a 1 to the output queue when all pending operations are complete.</td>
</tr>
<tr>
<td>*WAI</td>
<td>Wait to Continue Halts execution of commands and queries until the &quot;No Operation Pending&quot; message is true.</td>
</tr>
<tr>
<td>*CLS</td>
<td>Clear status Clears all Event Registers, the Request for OPC flag, and all queues (except output queue).</td>
</tr>
<tr>
<td>*ESE&lt;mask&gt;</td>
<td>Event status enable Sets the bits in the Event Status Enable Register.</td>
</tr>
<tr>
<td>*ESE?</td>
<td>Event status enable query Queries the Event Status Enable Register.</td>
</tr>
<tr>
<td>*ESR?</td>
<td>Event status register query Queries and clears the contents of the Standard Event Status Register.</td>
</tr>
<tr>
<td>*SRE&lt;mask&gt;</td>
<td>Service request enable Sets the Service Request Enable Register bits, and corresponding Serial Poll Status Byte Register bits, to generate a service request.</td>
</tr>
<tr>
<td>*SRE?</td>
<td>Service request enable query Queries the contents of the Service Request Enable Register.</td>
</tr>
<tr>
<td>*STB?</td>
<td>Read status byte query Queries the contents of the Status Byte Register.</td>
</tr>
<tr>
<td>*TRG</td>
<td>Trigger</td>
</tr>
<tr>
<td>*RCL&lt;n&gt;</td>
<td>Recall saved state Recalls stored module configuration in the memory location set by &lt;n&gt;.</td>
</tr>
<tr>
<td>*SAV&lt;n&gt;</td>
<td>Save state Stores the module configuration in the memory location set by &lt;n&gt;.</td>
</tr>
<tr>
<td>*EMC &lt;n&gt;</td>
<td>Enable macro Enable execution of macro &lt;n&gt;.</td>
</tr>
<tr>
<td>*EMC? &lt;n&gt;</td>
<td>Enable macro query Queries execution state of macro &lt;n&gt;.</td>
</tr>
<tr>
<td>*RMC</td>
<td>Remove macros Removes all macros.</td>
</tr>
<tr>
<td>*LMC</td>
<td>List macros Lists macros by name.</td>
</tr>
<tr>
<td>*DMC</td>
<td>Define macro Defines a macro.</td>
</tr>
<tr>
<td>*GMC</td>
<td>Menu query Get results of menu query.</td>
</tr>
<tr>
<td>*PMC</td>
<td>Purge macros Purges all system macros.</td>
</tr>
</tbody>
</table>
Command Quick Reference

The following tables summarize SCPI Commands for the HP E1330B Digital I/O module.

<table>
<thead>
<tr>
<th>Command</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DISPlay:</td>
<td>Sets the displayed monitor port number.</td>
</tr>
<tr>
<td>MONitor:PORT &lt;port&gt;[AUTO</td>
<td>MIN</td>
</tr>
<tr>
<td>MONitor:PORT? [&lt;MAX</td>
<td>MIN</td>
</tr>
<tr>
<td>MONitor[:STATe] &lt;mode&gt;</td>
<td>Turns the monitor mode of the display ON or OFF.</td>
</tr>
<tr>
<td>MONitor[:STATe]?</td>
<td>Returns the state of the monitor mode.</td>
</tr>
<tr>
<td>MEASure:</td>
<td>Reads the state on bit m on port n after completion of handshake.</td>
</tr>
<tr>
<td>DIGital:DATA&lt;n[:type]:BITm?]</td>
<td>Reads the state on bit m on port n after completion of handshake.</td>
</tr>
<tr>
<td>DIGital:DATA&lt;n[:type]:TRACe &lt;name&gt;</td>
<td>Reads port n after completion of handshake and stores block.</td>
</tr>
<tr>
<td>DIGital:DATA&lt;n[:type]:VALue]?</td>
<td>Reads bytes from port n after completion of handshake. assumed decimal</td>
</tr>
<tr>
<td></td>
<td>format of input data.</td>
</tr>
<tr>
<td>DIGital:FLAG&lt;n?&gt;</td>
<td>Reads the port n FLAG line. Returns 0 or 1.</td>
</tr>
<tr>
<td></td>
<td>Used to implement custom handshakes.</td>
</tr>
<tr>
<td>MEMory:</td>
<td>Deletes a macro.</td>
</tr>
<tr>
<td>DELete:MACRo &lt;name&gt;</td>
<td>Deletes a macro.</td>
</tr>
<tr>
<td>VME:ADDRess [&lt;base&gt;]&lt;address&gt;</td>
<td>Sets the address for add-on VME system memory.</td>
</tr>
<tr>
<td>VME:ADDRess? [&lt;MIN</td>
<td>MAX&gt;]</td>
</tr>
<tr>
<td>VME:SIZE [&lt;base&gt;]&lt;size&gt;</td>
<td>Sets the size of the add-on VME memory.</td>
</tr>
<tr>
<td>VME:SIZE? [&lt;MIN</td>
<td>MAX&gt;]</td>
</tr>
<tr>
<td>VME:STATe &lt;state&gt;</td>
<td>Sets the state (ON or OFF) of the assigned VME memory. If OFF, all memory</td>
</tr>
<tr>
<td></td>
<td>commands refer to the base system memory.</td>
</tr>
<tr>
<td>VME:STATe?</td>
<td>Returns the current state (0 or 1) of the add-on VME memory.</td>
</tr>
<tr>
<td>Command</td>
<td>Description</td>
</tr>
<tr>
<td>---------</td>
<td>-------------</td>
</tr>
<tr>
<td>[SOURce:] DIGITAL:CONTROLL:POLarity &lt;POS</td>
<td>NEG&gt;</td>
</tr>
<tr>
<td>DIGITAL:CONTROLL[:VALUE] &lt;0</td>
<td>1 or ON</td>
</tr>
<tr>
<td>DIGITAL:CONTROLL[:VALUE]?</td>
<td>Returns the current state of the control line on port n (downloaded SCPI driver only).</td>
</tr>
<tr>
<td>DIGITAL:DATA&lt;n[:TYPE]:BITm &lt;0</td>
<td>1&gt;</td>
</tr>
<tr>
<td>DIGITAL:DATA&lt;n[:TYPE]:BITm?</td>
<td>Returns the programmed state of bit m on the port n (downloaded SCPI driver only).</td>
</tr>
<tr>
<td>DIGITAL:DATA&lt;n[:TYPE]:HANDshake:DELAY &lt;time&gt;</td>
<td>Sets delay between data output and assertion of control line for data output on port n. Also sets strobe pulse for both output and input STRobe handshake.</td>
</tr>
<tr>
<td>DIGITAL:DATA&lt;n[:TYPE]:HANDshake:DELAY?</td>
<td>Returns the time between data valid and assertion of control line to TRUE.</td>
</tr>
<tr>
<td>DIGITAL:DATA&lt;n[:TYPE]:HANDshake[:MODE] &lt;NONE</td>
<td>LEADING</td>
</tr>
<tr>
<td>DIGITAL:DATA&lt;n[:TYPE]:HANDshake[:MODE]?</td>
<td>Returns the current handshake mode set on port n.</td>
</tr>
<tr>
<td>DIGITAL:DATA&lt;n[:TYPE]:POLarity &lt;POS</td>
<td>NEG&gt;</td>
</tr>
<tr>
<td>DIGITAL:DATA&lt;n[:TYPE]:POLarity?</td>
<td>Returns the logical true level set for the data lines on port n.</td>
</tr>
<tr>
<td>DIGITAL:DATA&lt;n[:TYPE]:TRACe &lt;name&gt;</td>
<td>Writes the named block of data to the port n.</td>
</tr>
<tr>
<td>DIGITAL:DATA&lt;n[:TYPE][:VALUE][&lt;base&gt;]&lt;value&gt;</td>
<td>Writes the value, in the specified base, to port n.</td>
</tr>
<tr>
<td>DIGITAL:DATA&lt;n[:TYPE][:VALUE]?</td>
<td>Returns a decimal value indicating the programmed state of the data lines on the port n (downloaded SCPI driver only).</td>
</tr>
<tr>
<td>DIGITAL:FLAG&lt;n:POLarity &lt;POS</td>
<td>NEG&gt;</td>
</tr>
<tr>
<td>DIGITAL:FLAG&lt;n:POLarity?</td>
<td>Returns the logical true level set for the flag line on port n.</td>
</tr>
<tr>
<td>DIGITAL:HANDshake:DELAY &lt;time&gt;</td>
<td>Sets delay between data valid and assertion of control line for data output on 8-bit port n. Also sets strobe pulse for both output and input STRobe handshake.</td>
</tr>
<tr>
<td>DIGITAL:HANDshake:DELAY?</td>
<td>Returns the time between data valid and assertion of control line to TRUE on 8-bit port n.</td>
</tr>
<tr>
<td>DIGITAL:HANDshake[:MODE] &lt;NONE</td>
<td>LEADING</td>
</tr>
<tr>
<td>DIGITAL:HANDshake[:MODE]?</td>
<td>Returns the current handshake mode set on 8-bit port n.</td>
</tr>
<tr>
<td>Command</td>
<td>Description</td>
</tr>
<tr>
<td>---------</td>
<td>-------------</td>
</tr>
<tr>
<td>![SOURce:] DIGital:IO? (continued)</td>
<td>Returns the current state of the I/O control line on port n (downloaded SCPI driver only).</td>
</tr>
<tr>
<td>DIGital:TRACE[:DATA] &lt;name&gt;,&lt;block_data&gt;</td>
<td>Writes a block of data to name.</td>
</tr>
<tr>
<td>DIGital:TRACE[:DATA]? &lt;name&gt;</td>
<td>Reads a block of data from name.</td>
</tr>
<tr>
<td>DIGital:TRACE:DEFine &lt;name&gt;,&lt;size&gt;[&lt;fill&gt;]</td>
<td>Defines name, size, and initial fill for a memory block.</td>
</tr>
<tr>
<td>DIGital:TRACE:DEFine? &lt;name&gt;</td>
<td>Returns the size, in bytes, of the named memory block.</td>
</tr>
<tr>
<td>DIGital:TRACE:DELeTe:ALL</td>
<td>Deletes all memory blocks.</td>
</tr>
<tr>
<td>DIGital:TRACE:DELeTe[:NAME] &lt;name&gt;</td>
<td>Deletes the named memory block.</td>
</tr>
</tbody>
</table>

**STATus:**

<table>
<thead>
<tr>
<th>OPERation:CONDition?</th>
<th>Returns contents of Condition Register.</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPERation:ENABLE &lt;mask&gt;</td>
<td>Sets mask for Enable Register.</td>
</tr>
<tr>
<td>OPERation[:EVENt]?</td>
<td>Returns the contents of the Event Register.</td>
</tr>
<tr>
<td>PRESet</td>
<td>Clears Enable Registers.</td>
</tr>
<tr>
<td>QUESTIONable:CONDition?</td>
<td>Returns contents of Condition Register.</td>
</tr>
<tr>
<td>QUESTIONable:ENABLE &lt;mask&gt;</td>
<td>Sets mask for Enable Register.</td>
</tr>
<tr>
<td>QUESTIONable:ENABLE?</td>
<td>Returns mask set in Enable Register.</td>
</tr>
<tr>
<td>QUESTIONable[:EVENt]?</td>
<td>Returns the content of the Event Register.</td>
</tr>
</tbody>
</table>

**NOTE:** The STATus subsystem is provided for compatibility only. The Digital I/O module does not use the Operation Status or Questionable Status Registers.

**SYSTem:**

<table>
<thead>
<tr>
<th>CDEScription? &lt;number&gt;</th>
<th>Returns a string description of the module (download SCPI driver only).</th>
</tr>
</thead>
<tbody>
<tr>
<td>CTYPe? &lt;number&gt;</td>
<td>Returns a string of the module number (download SCPI driver only).</td>
</tr>
<tr>
<td>ERROR?</td>
<td>Returns the contents of the system Error Register.</td>
</tr>
<tr>
<td>VERsion?</td>
<td>Returns the SCPI version to which this instrument complies.</td>
</tr>
</tbody>
</table>
Notes:
Logic Levels:
TTL Compatible, 5V max

Data Lines:
- Iout (High): -5.2 mA
  @ Vout (High): 2.5 V
  (Pull-up Enabled)
- Iout (Low): 48 mA
  @ Vout (Low): 0.5 V
- Vin (High): >2.0 V; <5.0 V
- Vin (Low): <0.8 V
- Iin (High): <2.5 mA @ 2.5 V
- Iin (Low): <-3.2 mA @ 0.4 V

Handshake Lines:
- Iout (High): 250μA
  @ Vout (High): 5 V
- Iout (Low): 40 mA
  @ Vout (Low): 0.7 V
- Iout (Low): 16 mA
  @ Vout (Low): 0.4 V
- Vin (High): >2.0 V
- Vin (Low): <0.8 V
- Iin (Low): <1.75 mA

Module Size/Device Type:
B, register-based

Connectors Used:
P1

Number of Slots:
1

VXIbus Interface Capability:
Slave, interrupter, A16, D16, D08EO

Interrupt Level:
1-7, selectable
Typical Data Line Current vs Data Line Voltage:

Power Requirements:
- Voltage: +5 V
- Peak module current, IPM (A): 0.50
- Dynamic module current, IDM (A): 0.01

Watts/Slot:
- 2.5

Cooling/Slot:
- 0.04 mm H₂O @ 0.21 liter/sec

Humidity:
- 65%, 0º to 40ºC

Operating Temperature:
- 0º to 55ºC

Storage Temperature:
- -40º to 75ºC

EMC, RFI, Safety:
- meets FTZ 1046/1984, CSA 556B, IEC 348, UL 1244

Net Weight (kg):
- 1.0
Using This Appendix

The contents of this appendix are:

- Addressing the Registers ............................................ Page 105
- Reset and Registers .................................................... Page 109
- Register Definitions ................................................... Page 109
- Register Descriptions ................................................ Page 111
- A Register-Based Output Algorithm .............................. Page 119
- A Register-Based Input Algorithm ............................... Page 120
- Programming Examples .............................................. Page 121

Note
Do not mix register programming and SCPI command programming.

Addressing the Registers

To access a specific register for either read or write operations, the address of the register must be used. Register addresses for the plug-in modules are found in an address space known as VXI A16. The exact location of A16 within a VXIbus master’s memory map depends on the design of the VXIbus master you are using; for the HP E1300/1301 Mainframe and HP E1405/E1406 Command Module, the A16 space location starts at 1F000016.

The A16 space is further divided so that the modules are addressed only at locations above 1FC00016 within A16. Further, every module is allocated 64 register addresses (4016). The address of a module is determined by its logical address (set by the address switches on the module) times 64 (4016). In the case of the Digital I/O module, the factory setting is 144 or 9016, so the addresses start at 1FE40016.

Register addresses for register-based devices are located in the upper 25% of VXI A16 address space. Every VXI device (up to 256) is allocated a 64 byte block of addresses. Figure B-1 shows the register address location within A16. Figure B-2 shows the location of A16 address space in the HP E1405/06 Command Module.
The Base Address

When you are reading or writing to a module register, a hexadecimal or decimal register address is specified. This address consists of a base address plus a register offset. The base address used in register-based programming depends on whether the A16 address space is outside or inside the HP E1405/06 Command Module.

A16 Address Space
Outside the Command Module

When the HP E1405/06 Command Module is not part of your VXIbus system (Figure B-1), the HP E1330’s base address is computed as:

\[
\text{A16base} + \text{C000}_{16} + (\text{LADDR} \times 40)_{16}
\]

or (decimal)

\[
\text{A16base} + 49,152 + (\text{LADDR} \times 64)
\]

where C000_{16} (49,152) is the starting location of the register addresses, LADDR is the module’s logical address, and 64 is the number of address bytes per VXI device. For example, the HP E1330’s factory set logical address is 144 (90_{16}), therefore it will have a base address of:

\[
\text{A16base} + \text{C000}_{16} + (90 \times 40)_{16} = \text{C000}_{16} + 2400_{16} = \text{E400}_{16}
\]

or (decimal)

\[
\text{A16base} + 49,152 + (144 \times 64) = 49,152 + 9216 = 58368
\]

1. The ‘16’ at the end of the address indicates a hexadecimal base number.

Figure B-1. Register Address Location Within A16

---

*Base Address =

\[
\text{C000}_{16} + (\text{Logical Address}_{10} \times 40)_{16}
\]

or

\[
49,152 + (\text{Logical Address}_{10} \times 64)_{10}
\]

Register Address =

Base Address + Register Offset
When the A16 address space is inside the HP E1405/06 Command Module (Figure B-2), the module’s base address is computed as:

\[ 1FC000_{16} + (\text{LADDR} * 40)_{16} \]

or

\[ 2,080,768 + (\text{LADDR} * 64) \]

where 1FC000\(_{16}\) (2,080,768) is the starting location of the VXI A16 addresses, LADDR is the module’s logical address, and 64 is the number of address bytes per register-based device. Again, the HP E1330’s factory set logical address is 144. If this address is not changed, the module will have a base address of:

\[ 1FC000_{16} + (90 * 40)_{16} = 1FC000_{16} + 2400_{16} = 1FE400_{16} \]

or

\[ 2,080,768 + (144 * 64) = 2,080,768 + 9216 = 2,089,984 \]

Figure B-2. A16 Address Space in the HP E1405/06A
Register Offset

The register offset is the register’s location in the block of 64 address bytes that belong to the module. For example, the module’s Status/Control Register has an offset of 04₁₆. When you write a command to this register, the offset is added to the base address to form the register address:

\[
E400₁₆ + 04₁₆ = E404₁₆ \quad \text{or} \quad 1FE400₁₆ + 04₁₆ = 1FE404₁₆
\]

\[
58,368 + 4 = 58,372 \quad \text{or} \quad 2,089,984 + 4 = 2,089,988
\]

Table B-1 shows the general programming method for accessing the HP E1330 registers using different computers.

<table>
<thead>
<tr>
<th>System</th>
<th>Typical Commands</th>
<th>Base Address</th>
</tr>
</thead>
<tbody>
<tr>
<td>HP E1300/E1301 IBASIC (Absolute Addressing)</td>
<td>READIO -9826, Base_addr + offset WRITEIO -9826, Base_addr + offset; data</td>
<td>Base_addr = 1fc000₁₆ + (LADDR * 40)₁₆ or 2,080,768 + (LADDR * 64) offset = register number Base_addr = LADDR * 256 reg number = offset</td>
</tr>
<tr>
<td>Select Code 8</td>
<td>READIO 8, Base_addr + reg number WRITEIO 8, Base_addr + reg number; data</td>
<td></td>
</tr>
<tr>
<td>External Computer (over HP-IB to HP E1300/E1301 Mainframe or HP E1405/06 Command Module)</td>
<td>VXI:READ? logical_address, offset VXI:WRITE logical_address, offset, data DIAG:PEEK? (Base_addr + offset, width) DIAG:POKE (Base_addr + offset, width, data) When using DIAG:PEEK? and DIAG:POKE, the width must be either 8 or 16.</td>
<td>Module Logical Address setting (LADDR) offset = register number Base_addr = 1FC000₁₆ + (LADDR * 40)₁₆ or 2,080,768 + (LADDR * 64) offset = register number</td>
</tr>
<tr>
<td>V/360 Embedded Computer (C-Size system)</td>
<td>READIO -16, Base_addr + offset WRITEIO -16, Base_addr + offset; data</td>
<td>Base_addr = C000₁₆ + (LADDR * 40)₁₆ or 49,152 + (LADDR * 64) offset = register number</td>
</tr>
<tr>
<td>SICL</td>
<td>IWPOKE(Base_addr+offset,data) IWPEEK(Base_addr+offset)</td>
<td>imap(id,I_MAP_VXIDEV,O,0,NULL)</td>
</tr>
</tbody>
</table>

\[
\text{LADDR} = \text{HP E1330 Logical Address} = \frac{144}{8} = 18
\]
Reset and Registers

When the Digital I/O module undergoes a power on or "RST in SCPI, the bits of the registers are put into the following states:

- The identification bytes at address 00 through 03, the Manufacturer ID and Device ID, remain unaffected.
- The I/O bits (bit 6 of the Port Control/Status Registers (0-3)) are set to "1", enabling all four ports for input.
- The port delay register is set to 2µs.
- The port handshake register is set to interrupt driver.
- All other bits of all registers are set to "0".

Register Definitions

You can program the HP E1330A/B Quad 8-bit Digital I/O module using its hardware registers. The procedures for reading or writing to a register depend on your operating system and programming language. Whatever the access method, you will need to identify each register with its address. These addresses are given in Table B-2.

Table B-2. Register Map

<table>
<thead>
<tr>
<th>Register Name</th>
<th>Address</th>
</tr>
</thead>
<tbody>
<tr>
<td>Manufacturer ID (MSB)</td>
<td>00₁₆</td>
</tr>
<tr>
<td>Manufacturer ID (LSB)</td>
<td>01₁₆</td>
</tr>
<tr>
<td>Device ID (MSB)</td>
<td>02₁₆</td>
</tr>
<tr>
<td>Device ID (LSB)</td>
<td>03₁₆</td>
</tr>
<tr>
<td>Card/Status/Control (MSB)</td>
<td>04₁₆</td>
</tr>
<tr>
<td>Card/Status/Control (LSB)</td>
<td>05₁₆</td>
</tr>
<tr>
<td>Port Interrupt Control</td>
<td>08₁₆</td>
</tr>
<tr>
<td>Port Transfer Control</td>
<td>0C₁₆</td>
</tr>
<tr>
<td>Port Control/Status</td>
<td>10₁₆</td>
</tr>
<tr>
<td>Port Data</td>
<td>14₁₆</td>
</tr>
<tr>
<td>Port Handshake</td>
<td>18₁₆</td>
</tr>
<tr>
<td>Port Delay</td>
<td>1C₁₆</td>
</tr>
<tr>
<td>Port Normalization</td>
<td>20₁₆</td>
</tr>
<tr>
<td>Port 0</td>
<td>09₁₆</td>
</tr>
<tr>
<td>Port 1</td>
<td>0D₁₆</td>
</tr>
<tr>
<td>Port 2</td>
<td>0E₁₆</td>
</tr>
<tr>
<td>Port 3</td>
<td>0F₁₆</td>
</tr>
<tr>
<td>Port 2</td>
<td>11₁₆</td>
</tr>
<tr>
<td>Port 3</td>
<td>12₁₆</td>
</tr>
<tr>
<td>Port 4</td>
<td>13₁₆</td>
</tr>
<tr>
<td>Port 5</td>
<td>15₁₆</td>
</tr>
<tr>
<td>Port 6</td>
<td>16₁₆</td>
</tr>
<tr>
<td>Port 7</td>
<td>17₁₆</td>
</tr>
<tr>
<td>Port 8</td>
<td>1A₁₆</td>
</tr>
<tr>
<td>Port 9</td>
<td>1B₁₆</td>
</tr>
<tr>
<td>Port 10</td>
<td>1E₁₆</td>
</tr>
<tr>
<td>Port 11</td>
<td>1F₁₆</td>
</tr>
<tr>
<td>Port 12</td>
<td>22₁₆</td>
</tr>
<tr>
<td>Port 13</td>
<td>23₁₆</td>
</tr>
</tbody>
</table>

Register Definitions

You can program the HP E1330A/B Quad 8-bit Digital I/O module using its hardware registers. The procedures for reading or writing to a register depend on your operating system and programming language. Whatever the access method, you will need to identify each register with its address. These addresses are given in Table B-2.
The module is a register-based slave/interrupter device, supporting VME D16, D8(O), and D8(OE) transfers. The interrupt protocol supported is “release on interrupt acknowledge” – an interrupt is cleared by a VXIbus interrupt acknowledge cycle.

WARNING

Registers have been documented as 8 bit bytes. If you access them using 16 bit transfers from a Motorola CPU, the high and low byte will be swapped. The HP E1300/01 Mainframe and HP E1405/06 Command Modules use Motorola CPUs. Motorola CPUs place the highest weighted byte in the lower memory location and the lower weighted byte in the higher memory address; Intel processors do just the opposite. VXI registers are memory mapped, thus you will see this Motorola/Intel byte swap difference when doing register programming.
Register Descriptions

The following pages detail register descriptions of the Digital I/O module.

Manufacturer Identification Register

The Manufacturer Identification Register is a read-only register at address 00₁₆ (Most Significant Byte (MSB)) and 01₁₆ (Least Significant Byte (LSB)). Reading this register returns the Hewlett-Packard identification, FFFF₁₆.

Device Identification Register

The Device Identification Register is a read-only register accessed at address 02₁₆. Reading this register returns the Digital I/O module identification of 50₁₆ for the HP E1330A or 51₁₆ for the HP E1330B. Reading address 03₁₆ always returns FF₁₆.

Card Status/Control Register

The Card Status/Control Register is a read/write register accessed at address 04₁₆ and 05₁₆. The following table shows the register bit patterns.

<table>
<thead>
<tr>
<th>Address base + 04₁₆</th>
<th>Address base + 05₁₆</th>
</tr>
</thead>
<tbody>
<tr>
<td>15 14 13 12 11 10  9  8  7  6  5  4  3  2  1  0</td>
<td>1 1 1 1 1 1 I₂ I₃ I₀ I₁ 1 IEN 1 1 1 1 1 SR</td>
</tr>
</tbody>
</table>

- **SR (soft reset)**: Writing a "1" and then a "0" to this bit resets all Digital I/O module components. SR disables all output ports (all ports become input ports) and sets all other registers to default values. Reads and writes to the other module registers will not transfer valid data when SR is asserted. This bit is cleared by a hard reset.

- **IEN (Main Interrupt Enable)**: Writing a "1" to this bit allows interrupts from port controller ICs to assert interrupt on the VXIbus. Writing a "0" masks these interrupts. This bit is cleared by a hard reset, but not by a soft reset.

**Caution**: A potential race condition exists when clearing this bit or masking interrupts by means of register 08₁₆ through 0B₁₆. If an interrupt occurs just before interrupts are masked, it could be asserted on the VXIbus but not acknowledged by the Digital I/O module. Use care in disabling interrupts once they have been enabled.

- **I(0-3) Interrupt Flags for ports (0-3) (0 = interrupt)**: The MSB of this register is the module’s interrupt response vector. It is asserted on the VXIbus during an interrupt acknowledge cycle.
Port Interrupt Control Register

The Port Interrupt Control Register is a read/write register and functions as the interrupt register for the port. This register shows the interrupt enable status, the level of interrupt that can signal the controller (always set to 0), and whether an interrupt is pending.

<table>
<thead>
<tr>
<th>Port Address (0–3)</th>
<th>base+08_{16}, base+09_{16}, base+0A_{16}, base+0B_{16}</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>6</td>
</tr>
<tr>
<td>PIEN</td>
<td>IP</td>
</tr>
<tr>
<td>IL1</td>
<td>IL0</td>
</tr>
</tbody>
</table>

Bits (0-3) Are unused.

IL0 and IL1 (Interrupt Level) Both bits must be left at 0 to initialize the Digital I/O module for interrupt operation.

IP (Interrupt Pending) When equal to "1", indicates an interrupt is pending. This is a read/write bit. You can force a hardware interrupt by setting this bit to "1" if PIEN is set to "1" and IEN is set to "1" in the Status/Control Register.

PIEN (Port Interrupt Enable) When set to "1", enables interrupt. Pending or forced interrupts are ignored if set to "0".

Figure B-3. Interrupt Line Logic Diagram
Port Transfer Control Register

The Port Transfer Control Register controls transfers between the mainframe and port, identifies port interrupts, and identifies forced interrupts from the controller.

<table>
<thead>
<tr>
<th>Port Address (0–3) base+0C₁₆, base+0D₁₆, base+0E₁₆, base+0F₁₆</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
</tr>
<tr>
<td>PI</td>
</tr>
</tbody>
</table>

**DRR (Data Register Ready)**

Is a read-only bit. When set to "1", it indicates either that the Port Data Register contains valid data for the mainframe to read, or that the Port Data Register is ready for the mainframe to write a byte of data to it. When the Port Data Register is read, DRR is set to "0".

**HE (Handshake Enable)**

When set to "1", enables handshaking for the port. You can read from or write to this bit. When the registers have been initialized, you can set this bit to "1" to enable handshaking if you are using the port handshake lines to transfer data.

**Bits 2 - 4**

Are not used.

**TI (Transfer Interrupt)**

Is a read-only bit. When set to "1", indicates a port transfer has occurred. A port transfer interrupt, if enabled, occurs on a "port data register ready" condition (when bit 0 of this register is set to "1"). To enable port transfer interrupts, specify the "interrupt driven" transfer mode of port (refer to Port Handshake Register) and set the "interrupt enable" bit (bit 7 of Interrupt Control Register) equal to "1". When the Port Data Register is read, TI is set to "0".

**FI (Forced Interrupt)**

Is a read-only bit. When set to "1", indicates that a forced interrupt (from the mainframe) has occurred. To force an interrupt, write a "1" to bit 6 and bit 7 of the Port Interrupt Control Register and bit 6 of the Status/Control Register.

**PI (Peripheral Interrupt)**

Bit 7 is a read/write bit. Writing a "1" to bit 7 enables port peripheral interrupts. Writing a "0" disables port peripheral interrupts. When reading bit 7, a "1" indicates a port interrupt has occurred. To clear PI you must write a "0" to PI. Writing a "0" then a "1" to PI is the correct procedure to clear one interrupt and re-enable for a second one.

**Note**

Port peripheral interrupts are caused by a transition in the PIR line. If bit 4 of the Port Normalization Register is "0", a rising-edge (low to high) transition caused the interrupt. If bit 4 is set to "1", a falling-edge (high to low) transition caused the interrupt. Refer to the Port Normalization Register for more information.
Port Control/Status Register

The Port Control/Status Register shows the status of STS, PIR, and FLG lines. It also directly controls the RES, I/O and CTL lines.

| Port Address (0–3) base+10_{16}, base+11_{16}, base+12_{16}, base+13_{16} |
|-------------------|-------------------|-------------------|-------------------|-------------------|
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| CTL | I/O | RES | FLG | —   | —   | PIR | STS |

STS  
Bit 0 is read-only bit. Read this bit to find the status of the STS line, which is an input from the peripheral for the port. A "1" shows that the line is BUSY; a "0", shows that the line is READY.

PIR  
Bit 1 is a read-only bit. This bit shows the normalized state of the PIR line, which is an input line from the peripheral:

- If positive-true logic is in use (bit 4 of the Port Normalization Register is equal to "0"), bit 1 is equal to 0 if the line is low; "1" if the line is high.
- If the PIR line is inverted (bit 4 of the Port Normalization Register is equal to "1"), bit 1 is equal to "0" if the line is high; "1" if the line is low.

If peripheral interrupts are not enabled, you can use the PIR line as a secondary status line. Just read bit 1 to monitor the state of the line.

If peripheral interrupts are enabled, you can still monitor the status of the PIR line by reading bit 1. However, the current status of the PIR line does not indicate whether a peripheral interrupt has occurred. Port peripheral interrupts are caused by transitions in the state of the PIR line. Read bit 7 of the Port Transfer Control Register to determine whether a port peripheral interrupt has occurred.

Bits 2 and 3  
Are not used.

FLG  
This is a read-only bit. Read this bit to find the normalized status of the FLG line. A "1" shows that the line is BUSY; a "0" shows that the line is READY. This bit shows the logical state (BUSY or READY) of the FLG line, regardless of the logic sense.

RES  
This is a read/write bit. Reading this bit shows the current state of the RES line which is an output line to the peripheral. A "1" shows that the line is high; a "0" shows that the line is low. Bit 5 is initially set to "0" by a hardware reset of the interface. This causes the RES line to go low, resetting the peripheral, if the peripheral implements the reset feature. You can control the logical state of the RES line by writing to this bit. Set bit 5 equal to "1" to change RES to the high state. The peripheral will then operate normally. To reset the peripheral, clear bit 5 to "0", putting RES in the low state.
I/O
This is a read/write bit. Read this bit to find the current status of the I/O line, which is an output line to the peripheral, and the port data transceiver. If bit 6 is equal to "0", the line is FALSE and the transceiver is enabled for output. If bit 6 is equal to "1", the line is TRUE and the transceiver is enabled for input. This bit is equal to "1" (input) after a hardware reset. You can select input or output by changing this bit.

Note
If you are using the port handshake lines to control transfers, use the I/O line to control the direction of data transfer to your peripheral. Make sure that the peripheral is always enabled to send data during input transfers and to receive data during output transfers.

CTL
This is a read/write bit. Read this bit to find the current state of the CTL line. A "1" shows the line is TRUE; a "0" shows the line is FALSE (the bit is not normalized). When handshaking is enabled (bit 1 of the Port Transfer Control Register is set), the CTL line is controlled by the port controller. To prevent incorrect handshaking due to interaction with other lines, before enabling handshaking, set the control line to FALSE.

Port Data Register
The Port Data Register is a read/write register. It is used for both output and input. Its operation depends on the state of the I/O.

<table>
<thead>
<tr>
<th>Port Address (0–3)</th>
<th>base+14_{16}, base+15_{16}, base+16_{16}, base+17_{16}</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>6</td>
</tr>
<tr>
<td>D7</td>
<td>D6</td>
</tr>
</tbody>
</table>

- If I/O is set for output (bit 6, Port Transfer Control Register = "0"), data written to the Port Data Register is latched and remains until new data is written. The current data in the Port Data Register drives the port data bus. If you read Port Data Register, the value read is the value last written to the register.
- If I/O is set for input (bit 6, Port Transfer Control Register ="1"), the data read from the Port Data Register is the data transmitted by the peripheral on the port data bus. If you write to the Port Data Register, the data is latched for output, but the data lines are not affected until I/O is again set for output.
- When the Port Data Register is read, the following bits are set to "0" on the Port Transfer Control Register: DRR (bit 0), TI (bit 5), and PI (bit 7).

Bits 0-7
Bits 0-7 of the Port Data Register correspond to data lines D(0-7) where bit 7 is the most significant bit.
Port Handshake Register

The Port Handshake Register determines the type of handshake protocol used for the port data transfers and how the data is transferred from the Digital I/O module to the mainframe on the VXIbus.

| Port Address (0–3) base+18<sub>16</sub>, base+19<sub>16</sub>, base+1A<sub>16</sub>, base+1B<sub>16</sub> |
|---|---|---|---|---|---|
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| HT2 | HT1 | HT0 | EI | — | — | TM1 | TM0 |

**TM(0,1) (Transfer Mode)**

These bits control the transfer mode for the port between the Digital I/O module and the VXIbus as shown in Table B-3.

| Table B-3. Transfer Mode |
|---|---|---|
| Transfer Mode | TM1 Bit 1 | TM0 Bit 0 |
| Flag Driven | 0 | 0 |
| Interrupt Driven | 0 | 1 |
| Fast Handshake | 1 | 0 |

The three transfer modes are used to transfer data between the VXIbus and the Digital I/O module:

- **Flag Driven** – the mainframe polls the Data Register Ready bit (bit 0, Port Transfer Control Register). When this bit is set, it reads data from the Port Data Register or writes data to the Port Data Register.
- **Interrupt Driven** – the peripheral sets bit 1 of the Port Status/Control Register and the Digital I/O module interrupts the VXIbus for data transfer with the mainframe.
- **Fast Handshake** – the peripheral talks directly with the VXIbus's Data Acknowledge Line to transfer data between the Port Data Registers and the VXIbus.

**Bits 2 and 3**

These bits are not used.

**EI (Enable Inhibit)**

This bit, if set to "1", enables the STS line to inhibit a transfer cycle during a transfer. If bit 4 is set, the transfer is inhibited when the peripheral puts STS in the BUSY state and resumes when STS returns to the READY state.

**HT(5-7) (Handshake Type)**

These bits determine the type of handshake for port input and output transfers as shown in Table B-4.
Port Delay Register

The Port Delay Register sets the delay time, $T_d$. Delay time is the time between data valid and setting the control (CTL) line TRUE. It is used with several handshake modes. You can also read this register to find the current delay time.

**RM(0,1) (Range Multiplier)**

You can specify the range of delay time, $T_d$, by selecting the one of the range multipliers in Table B-5.

**DF(4-7) (Delay Factor)**

Regardless of the range multiplier you select, you can specify a delay factor in the range of 0 through 15 (decimal equivalent of the binary value) by setting these bits (0 specifies no delay time). For all output handshake types, the delay period $T_d$ is equal to the range multiplier times the delay factor specified by bits 4–7. For example, if you write the value "00010000" to register 5, the multiplier is 1 ms and the delay factor is 1. If you write "11110010" to register 5, then the multiplier is 10 $\mu$s and the delay factor is 150 $\mu$s. The actual delay for a given transfer may be one count longer due to uncertainty in recognizing a transition of a handshake signal.
Note

If you are using the output STRobe or PULSe handshake, you can specify delay factors in the range 2 through 15, or you can specify 0 (no delay period). Thus, you can specify $T_d$ values from 2 to 15µs, from 20 to 150µs, and so forth for these handshakes.

If you are using the input STRobe handshake, the delay factor specified by bits 4 through 7 is reduced by one, then multiplied by the range multiplier. For example, the register value "00100000" for an input STRobe handshake specifies $T_d = 1$ ms. (The multiplier is 1 ms and the delay factor is 2-1 = 1.) On the other hand, the value "1110010" specifies $T_d = 140$ µs. (The multiplier is 10µs and the delay factor is 15-1 = 14.)

The input STRobe handshake is the only input handshake that uses a delay period. For the other input handshakes, the value in this register has no effect.

Port Normalization Register

The Port Normalization Register allows you to normalize the port handshake and data lines to the correct logic sense for your peripheral. Positive true logic is the default. You can invert a line by setting the appropriate bit equal to "1".

<table>
<thead>
<tr>
<th>Port Address (0–3)</th>
<th>base+20_{16}, base+21_{16}, base+22_{16}, base+23_{16}</th>
</tr>
</thead>
<tbody>
<tr>
<td>7 6 5 4 3 2 1 0</td>
<td></td>
</tr>
<tr>
<td>ID  ICTL  IFLG  IPIR</td>
<td>—  —  —  —</td>
</tr>
</tbody>
</table>

Bits 0–3 Are not used.

IPIR (Invert PIR) This bit specifies the logic sense of a peripheral interrupt request. If bit 4 = "0", a rising-edge (low to high) transition of the PIR line triggers an interrupt. If bit 4 = "1", a falling-edge (high to low) transition of the PIR line triggers an interrupt. In either case, no interrupt occurs unless peripheral interrupts are enabled.

IFLG (Invert FLG) This bit specifies the logic sense of the FLG line. If bit 5 = "0", then positive-true logic is used: HIGH = BUSY, LOW = READY. If bit 5 = "1", then negative-true logic is used: LOW = BUSY, HIGH = READY.

ICTL (Invert CTL) This bit specifies the logic sense of the CTL line. If bit 6 = "0", then positive-true logic is used: HIGH = TRUE, LOW = FALSE. If bit 6 = "1", then negative-true logic is used: LOW = TRUE, HIGH = FALSE.

ID (Invert DATA) This bit specifies the logic sense of the port data lines. If bit 7 = "0", then positive-true logic is used: HIGH = TRUE, LOW = FALSE. If bit 7 = "1", then negative-true logic is used: LOW = TRUE, HIGH = FALSE.
A Register-Based Output Algorithm

The following algorithm describes the procedure you would use to program the registers to transmit a byte of data to a peripheral. The algorithm follows a flag-driven output procedure initiated by the computer. The computer polls the Digital I/O module to see if the data has been accepted by the peripheral by checking the Port Transfer/Control Register, bit 0 (referred to as the acknowledge flag - hence, the name of flag-driven). Once the flag is TRUE the computer can output new data to the port. The actual path followed by the peripheral and the Digital I/O module to set this bit is controlled by the handshake mode you select.

1. **Set Port Handshake Type and Mode**
   - Port Handshake Register
   - base + 18h, base + 19h, base + 1Ah, base + 1Bh

2. **Set Port Handshake Delay Time**
   - Port Delay Register
   - base + 14h, base + 15h, base + 16h, base + 17h

3. **Set Port Normalization**
   - Port Normalization Register
   - base + 21h, base + 22h, base + 23h

4. **Set Port to Output**
   - Bits 6 = 0 of the Port Control/Status Register
   - base + 1Ch, base + 1Dh, base + 1Eh, base + 1Fh

5. **Establish Port Handshake**
   - Bit 1 = 1 of the Port Transfer Control Register
   - base + 0Ah, base + 0Bh, base + 0Ch, base + 0Dh

6. **Write the Data to the Port**
   - Port Data Register
   - base + 4Eh, base + 55h, base + 56h, base + 57h

7. **Check if Port Ready**
   - Bit 0 = 1 of the Port Transfer Control Register
   - base + 0Ah, base + 0Bh, base + 0Ch, base + 0Dh

8. **More Data?**
   - **YES**
   - **NO**

9. **Disable Port Handshake**
   - Set 1 = 0 of the Port Transfer Control Register
   - base + 0Ch, base + 0Dh, base + 0Eh, base + 0Fh

10. **Disable Port Output**
    - Set 6 = 1 of the Port Control/Status Register
    - base + 10h, base + 11h, base + 12h, base + 13h
A Register-Based Input Algorithm

The following algorithm describes the procedure you use to program the registers to read a byte of data from a peripheral. The algorithm follows a flag-driven input procedure initiated by the computer. The computer polls the Digital I/O module to see if the data has been transmitted by the peripheral by checking the Port Transfer/Control Register, bit 0 (referred to as the acknowledge flag - hence, the name flag-driven). Once the flag is TRUE the computer can read new data from the port. The actual path followed by the peripheral and the Digital I/O module to set this bit is controlled by the handshake mode you select.
Programming Examples

The examples in this section demonstrate how to program the module at the register level. The programs follow the execution and timing models covered in the previous section. The examples in this section include:

-- Resetting the Module
-- Reading the ID, Device Type, and Status Registers
-- Writing an 8-bit Byte
-- Writing a 16-bit Word
-- Reading an 8-bit Byte
-- Reading a 16-bit word
-- Debugging Register Based Programs
-- Using an Embedded Computer

System Configuration

The following example programs were developed with the module at logical address 144. The HP BASIC/UX programs were developed using the HP E1300 Mainframe Series B HP BASIC language. The C language programs were developed on an HP Vectra PC (IBM PC compatible) using Borland’s Turbo C++® programming language.1

1. Borland Intl., Inc.
Resetting the Module

The following program resets the HP E1330 Digital I/O module (Bit 6 of the Port Control/Status Register set to "1" then to "0"). Reset enables all four ports for input, all other bits of other registers set to "0" HP IBASIC Version.

HP IBASIC Version

10 Base_addr = DVAL("1FE400",16)  !Logical Address 144.
20 Reg_addr = 04  !Offset for Status Control Register.
30 !Write a 0 then a 1 to bit 0 of status register.
40 WRITEIO -9826, Base_addr + Reg_addr; 1
50 WRITEIO -9826, Base_addr + Reg_addr; 0
60 END

C Version

#include <stdio.h>
#include <chpib.h>
#include <ctype.h>

#define LOG_ADDR 144
#include "chpib.h"

#define BASE_ADDR (long) ((0x1FC000) + (64 * LOG_ADDR))

main ()
{
    int reg_addr;
    float send_data[3];
    char state[2] = {13,10};
    send_data[0] = BASE_ADDR + reg_addr;
    send_data[1] = 16;
    send_data[2] = 1;

    IOEOI (7L, 0); IOEOL (7L, " ",0);
    IOOUTPUTS (70900L, "DIAG:POKE ",10);
    IOEOI (7L, 1); IOEOL (7L, " ",state,0);
    IOOUTPUTA (70900L, send_data, 3);
    send_data[2] = 0;
    IOEOI (7L, 0); IOEOL (7L, " ",0);
    IOOUTPUTS (70900L, "DIAG:POKE ",10);
    IOEOI (7L, 1); IOEOL (7L, " ",state,0);
    IOOUTPUTA (70900L, send_data, 3);

    return 0;
}
Reading the ID, Device Type, and Status Registers

The following examples read the module ID, DEVICE ID, and STATUS registers from the module.

**HP IBASIC Version**

```
10 !*******************************************************************************
20 !************************ READREG  ****************************
30 !*******************************************************************************
40 !OPTION BASE 0 is default
50 !Set up arrays to store register names and addresses
60 DIM Reg_name$(0:2)[32], Reg_addr(0:2)
70 !
80 !Read register names and addresses into the arrays
90 READ Reg_name$(*)
100 READ Reg_addr(*)
110 !
120 !Set base Address variable
130 Base_addr = DVAL("1FE400",16)
140 !
150 !Map the A16 address space
160 !
170 !CONTROL 16,25:2 ! used only with V360 Controller
180 !Call the subprogram Read_regs
190 Read_regs(Base_addr, Reg_name$(*),Reg_addr(*))
200 !
210 DATA Identification Register, Device Register, Status Register
220 DATA 00, 02, 04
230 END
```

This subprogram steps through a loop that reads each register and prints its contents

```
320 SUB Read_regs(Base_addr, Reg_name$(*),Reg_addr(*))
330 FOR Number = 0 to 2
340 Register = READIO(-9826,Base_addr + Reg_addr(number))
350 PRINT Reg_name$(number);" = "; IVAL$(Register, 16)
360 NEXT Number
370 SUBEND
```

This program returns:

- Identification Register = FFFF
- Device Register = FF50
- Status Register = (dependent on current status, default is FFBF)
C Version

```c
#include <stdio.h>
#include <chpib.h>
#include <cfunc.h>

#define LOG_ADDR 144
#define BASE_ADDR (long) ((0x1FC000) + (64 * LOG_ADDR))

main()
{
    int      reg_addr;
    float    send_data[3], read;
    char     state[2] = {13,10};

    send_data[1] = 16;
    send_data[2] = 0;
    send_data[0] = BASE_ADDR + 0;

    IOEOI (7L, 0); IOEOL (7L, " ", 0);
    IOOUTPUTS (70900L, "DIAG:PEEK? ", 11);

    IOEOI (7L, 1); IOEOL (7L, state, 2);
    IOOUTPUTA (70900L, send_data, 2);

    IOENTER(70900L, &read);
    printf("/nIdentification Register = %0x",read);

    send_data[0] = BASE_ADDR + 2;

    IOEOI (7L, 0); IOEOL (7L, " ", 0);
    IOOUTPUTS (70900L, "DIAG:PEEK? ", 11);
    IOEOI (7L, 1); IOEOL (7L, state, 2);
    IOOUTPUTA (70900L, send_data, 2);
    IOENTER(70900L, &read);
    printf("/nDevice Register = %0x",read);

    send_data[0] = BASE_ADDR + 4;

    IOEOI (7L, 0); IOEOL (7L, " ", 0);
    IOOUTPUTS (70900L, "DIAG:PEEK? ", 11);
    IOEOI (7L, 1); IOEOL (7L, state, 2);
    IOOUTPUTA (70900L, send_data, 2);

    IOENTER(70900L, &read);
    printf("/nStatus Register = %0x",read);

    return 0;
}
```
Writing an 8-Bit Byte

Using the output algorithm described earlier, the following programs describe how to output an 8-bit byte to your peripheral device. The program uses a leading edge handshake and flag-driven data transfer to send data (decimal value 255) from Port 1.

**HP IBASIC Version**

```
10  Base_addr = DVAL("1FE400",16)
20  !Logical Address 144.
30  WRITEIO 9826,Base_Addr+DVAL("19",16);32
40  !Sets Port 1 Handshake Register to leading edge handshake and flag
50  !driven transfer.
60  WRITEIO 9826,Base_Addr+DVAL("1D",16);00
70  !Sets Port 1 Delay Register to 0.
80  WRITEIO 9826,Base_Addr+DVAL("21",16);00
90  !Sets Port 1 Normalization Register (polarity) to positive-true (High = true).
100 WRITEIO 9826,Base_Addr+DVAL("11",16);0
110 !Sets Port 1 Status Control bit 6 to enable output.
120 WRITEIO 9826,Base_Addr+DVAL("0D",16);2
130 !Sets Port 1 Transfer Control Register bit 1 to Enable Handshake.
140 WRITEIO 9826,Base_Addr+DVAL("15",16);255
150 !Sets Port 1 Data Register to the value to output.
160 REPEAT
170  UNTIL BIT(READIO ( 9826,Base_addr+DVAL("0D",16)),1)
180  !If more data to send, repeat lines 140 - 170.
190  WRITEIO 9826,Base_Addr+DVAL("0D",16);0
200  !Clears Port 1 Transfer Control Register bit 1 to Disable Handshake.
210 END
```
C Version

/* writing an 8-bit byte */
#include <stdio.h>
#include <chpib.h>
#define LOG_ADDR 144
#define BASE_ADDR (long) ((0x1FC000) + (64 * LOG_ADDR))
void send_info(char state[], float send_data[]);
main ()
{
  float    send_data[3], read;
  char   state[2] = {13,10};
  int     handshak_reg, delay_reg, normiz_reg,
          statuscont_reg, transfercont_reg, data_reg;
  handshak_reg = 0x19;
  delay_reg = 0x1D;
  normiz_reg = 0x21;
  statuscont_reg = 0x11;
  transfercont_reg = 0x0D;
  data_reg = 0x15;
  send_data[1] = 16;
  send_data[0] = BASE_ADDR + handshak_reg;
  send_data[2] = 32;
  send_info(state, send_data);
  send_data[0] = BASE_ADDR + delay_reg;
  send_data[2] = 00;
  send_info(state, send_data);
  send_data[0] = BASE_ADDR + normiz_reg;
  send_data[2] = 00;
  send_info(state, send_data);
  send_data[0] = BASE_ADDR + statuscont_reg;
  send_data[2] = 00;
  send_info(state, send_data);
  send_data[0] = BASE_ADDR + transfercont_reg;
  send_data[2] = 2;
  send_info(state, send_data);
  send_data[0] = BASE_ADDR + data_reg;
  send_data[2] = 255;
  send_info(state, send_data);
return 0;
}
void send_info(char state[], float send_data[])
{
  IOEOI (7L, 0);IOEOL (7L, " ", 0);
  IOOUTPUTS (70900L, "DIAG:POKE ", 10);
  IOEOI (7L, 1);IOEOL (7L, state, 0);
  IOEOI (7L, 1);IOEOL (7L, send_data, 0);
  IOOUTPUTA (70900L, send_data, 3);
}
Writing a 16-Bit Word

Similar to the last program example, this program outputs a 16-bit word to your peripheral device. To write a 16-bit word, two consecutive ports are required (i.e. ports 0 and 1, 1 and 2, 2 and 3, or 3 and 4). Both ports must be configured exactly the same. Configure consecutive port registers by addressing the lower port’s register and sending a 16-bit word. Handshaking is accomplished using the lower port’s handshake lines.

HP BASIC Version

```
10 Base_addr = DVAL("1FE400",16)
20 'Logical Address 144.
30 WRITEIO -9826,Base_Addr+DVAL("18",16);DVAL("3232",16)
40 'Sets Ports 0 & 1 Handshake Register to leading edge handshake
50 'and flag driven transfer.
60 WRITEIO -9826,Base_Addr+DVAL("1C",16);DVAL("0000",16)
70 'Sets Ports 0 & 1 Delay Register to 0.
80 WRITEIO -9826,Base_Addr+DVAL("20",16);DVAL("0000",16)
90 'Sets Ports 0 & 1 Normalization Register (polarity) to positive-true
100 '(High = true).
110 WRITEIO -9826,Base_Addr+DVAL("10",16);DVAL("0000",16)
120 'Sets Ports 0 & 1 Status Control bit 6 to enable output.
130 WRITEIO -9826,Base_Addr+DVAL("0C",16);DVAL("0202",16)
140 'Sets Ports 0 & 1 Transfer Control Register bit 1 to Enable Handshake.
150 WRITEIO -9826,Base_Addr+DVAL("14",16);512
160 'Sets Ports 0 & 1 Data Register to the value to output.
170 REPEAT
180 UNTIL BIT(READIO ( 9826,Base_addr+DVAL("0C",16)),1)
190 'If more data to send, repeat lines 150 - 180.
200 WRITEIO 9826,Base_Addr+DVAL("0C",16);DVAL("0000",16)
210 'Clears Ports 0 & 1 Transfer Control Register bit 1 to Disable Handshake.
220 END
```

C Version

The C program is similar to that shown for writing an 8-bit byte except the data sent to the registers must be 16 bits.
Using the input algorithm described earlier, the following programs describe how to input an 8-bit byte from your peripheral device. The program use a leading edge handshake and flag-driven data transfer.

**Reading an 8-Bit Byte**

**HP BASIC Version**

```plaintext
10 Base_addr = DVAL("1FE400",16)
20 !Logical Address 144.
30 WRITEIO 9826,Base_Addr+DVAL("19",16);32
40 !Set Port 1 Handshake Register to leading edge handshake and flag
driven transfer.
50 WRITEIO 9826,Base_Addr+DVAL("1D",16);00
60 WRITEIO 9826,Base_Addr+DVAL("21",16);00
70 !Set Port 1 Delay Register to 0.
80 WRITEIO 9826,Base_Addr+DVAL("21",16);00
90 !Set Port 1 Normalization Register (polarity) to positive-true
100 !(High = true).
110 WRITEIO 9826,Base_Addr+DVAL("11",16);64
120 !Set Port 1 Status Control bit 6 to enable output.
130 WRITEIO 9826,Base_Addr+DVAL("0D",16);2
140 !Set Port 1 Transfer Control Register bit 1 to Enable Handshake.
150 A = READIO (9826,Base_addr+DVAL("15",16))
160 Print A
170 !If more data to send, repeat lines 150 - 160.
180 WRITEIO 9826,Base_Addr+DVAL("0D",16);0
190 !Clear Port 1 Transfer Control Register bit 1 to Disable Handshake.
200 END
```
C Version

/* reading an 8-bit byte */

#include <stdio.h>
#include <chpib.h>
#define LOG_ADDR 144
#define BASE_ADDR (long) ((0x1FC000) + (64 * LOG_ADDR))

void send_info(char state[], float send_data[]);

main()
{
    float send_data[3], read;
    char state[2] = {13,10};
    int handshak_reg, delay_reg, normiz_reg,
        statuscont_reg, transfercont_reg, data_reg;

    handshak_reg = 0x19;
    delay_reg = 0x1D;
    normiz_reg = 0x21;
    statuscont_reg = 0x11;
    transfercont_reg = 0x0D;
    data_reg = 0x15;
    send_data[1] = 16;
    send_data[0] = BASE_ADDR + handshak_reg;
    send_data[2] = 32;
    send_info(state, send_data);
    send_data[0] = BASE_ADDR + delay_reg;
    send_data[2] = 00;
    send_info(state, send_data);
    send_data[0] = BASE_ADDR + normiz_reg;
    send_data[2] = 00;
    send_info(state, send_data);
    send_data[0] = BASE_ADDR + statuscont_reg;
    send_data[2] = 00;
    send_info(state, send_data);
    send_data[0] = BASE_ADDR + transfercont_reg;
    send_data[2] = 2;
    send_info(state, send_data);
    send_data[0] = BASE_ADDR + data_reg;
    IOEOI (7L, 0); IOEOL (7L, " ",0);
    IOOUTPUTS (70900L, "DIAG:PEEK? ", 11);
    IOEOI (7L, 1);  IOEOL (7L, state, 2);
    IOOUTPUTA (70900L, send_data, 2);
    IOENTER (70900L, &read);
    printf("Data read from module = %X",(int)read);
    send_data[0] = BASE_ADDR + transfercont_reg;
    send_data[2] = 0;
    send_info(state, send_data);
    return 0;
}

void send_info(char state[], float send_data[])
{
Reading a 16-Bit Word

To read a 16-bit word, two consecutive ports are required (i.e. ports 0 and 1, 1 and 2, 2 and 3, or 3 and 4). Both ports must be configured exactly the same. Configuring consecutive port registers by addressing the lower port’s register and sending a 16-bit word. Handshaking is accomplished using the lower port’s handshake lines.

Debugging Basic Register-Based Programs

Register-based programming may at times be difficult but this difficulty can be greatly minimized by having a little helpful code to ease the debugging task.

In order to do rapid debugging you need to be able to see program flow, program variables, and instrument errors. A good ERROR and TIME OUT handling shell is an essential part of this.

The main line of program PIR_INT (lines 10-240) act as a shell that prevents your BASIC program from ever hanging up due to an I/O that is not proceeding. It will identify the LINE NUMBER of lines that have RUN TIME ERRORS or that have TIMED OUT. The shell will then call the subprogram E13xx_errors which will query instruments for errors. Often time outs are caused by doing an ENTER after having sent incorrect commands to instruments.

Since the shell prevents I/O hang ups, BASIC’s PAUSE, STEP, and CONT may now be used effectively to debug programs. When a program does not seem to be proceeding correctly, use PAUSE then STEP to trace the flow, type variable names to see their value when PAUSEd, and finally use CONT to proceed at full speed.

The main line of this program is the error handler. It will catch all TIME OUTS and ERRORS that are not caught by lower level contexts. Five softkeys are defined:

- **QUIT & ?** will check for instrument errors and then stop.
- **END!** will end the program immediately with no error checking.
- **Reg_dump** will print the contents of all HP E1330 registers.
- **Res0_0** will drive line sts0 to a logic zero.
- **Res0_1** will drive line sts0 to a logic one.

In order for this shell to catch errors and time outs, all application codes must start in the Subprogram Main (lines 390-680). The subprogram **Reg_dump** (lines 760-910) will read all registers on the HP E1330 and display them in both decimal and hex format. When developing a program you may temporarily place calls to **Reg_dump** in your program. This will allow you to see what the registers contain and accelerate your understanding of them. The subprogram **Reg_dump** has also been assigned to a softkey so you may see the registers at any time.

The subprogram **Res0_0** and **Res0_1** are used to provide stimulus. These routines may be embedded in lines of code or the softkeys that have been assigned to them may be used to provide a testing stimulus. The important thing to make note of is the way that a testing stimulus has been made very visible, which will ease the testing and debugging of programs.
When debugging, it is often necessary to go between editing and running of the program. To accelerate this activity it is very helpful to assign a line label to the first line of a subprogram that is the same as the subprogram name. This makes it possible to start editing by typing EDIT <subprogram>.

**PIR Interrupts on the HP E1330**

This example demonstrates how to use the four PIR interrupt lines that exist on the HP E1330A/B digital I/O module. This example produces true interrupts from these lines. Register programming must be used to access this capability as the HP E1330 SCPI driver does not use these lines.

The routines have been written in a style so it is easy to go between the HP E1330 register documentation and the code.

i.e. OUTPUT@Sys;"DIAG:POKE"&VAL$(Base+(DVAL("10",16))) &",8,64".

This code means output write to register 10 (hex), a 8 bit byte of value 64.

\[\text{MAIN} \quad \text{The MAIN line code 10-240 provides a error handling shell.}\]
\[\text{E13xx_errors} \quad \text{Checks for any errors in all instruments.}\]
\[\text{Reset_dig} \quad \text{Resets the E1330 using the *RST command.}\]

The following subprograms do register programming to the HP E1330:

- **Reg_dump** Prints the full register contents for debugging.
- **Enable_pir0** Enables pir0 to produce a interrupt.
- **Enable_pir1** Enables pir1 to produce a interrupt.
- **Enable_pir2** Enables pir2 to produce a interrupt.
- **Enable_pir3** Enables pir3 to produce a interrupt.
- **Enable_int** A second level enable that allows PIR0-3 to reach the backplane.
- **Res0_0** Drives Res0 (pin 9) to 0 !Used as a testing signal source.
- **Res0_1** Drives Res0 (pin 9) to 1 if pull-up is connected.

The following subprograms were added to show how to handle interrupts:

- **Main** (lines 390-680) Initializes the HP E1330 and sets up for interrupts.
- **Intr_ser** (lines 930-1250) Provides on going servicing of PIR interrupts by determining which PIR occurred and then re-enables.

Since interrupts are events that get latched, once they have occurred most all features in the interrupt path must be re-enabled in order to prepare for another event. Re-enabling may require either a read or a write to each element in the interrupt path. To properly service a interrupt the Subprogram **Intr_ser** does the following:

1. Re-enables the HP E1330 hardware to pull a backplane interrupt.i.e.
   \[1070 \quad \text{Enable_pir0}\]
   \[1110 \quad \text{Enable_pir1}\]
   \[1150 \quad \text{Enable_pir2}\]
   \[1190 \quad \text{Enable_pir3}\]
   \[1210 \quad \text{Enable_int}\]
2. Re-enables the System Instrument features that catch the backplane interrupt and pull the bus SRQ. i.e.
   960 A=SPOLL(@Sys)
   980 OUTPUT @Sys;"STAT:OPER:EVEN?"
   990 ENTER @Sys;Stat_oper
   1010 OUTPUT @Sys;"DIAG:INT:RESP?"
   1020 ENTER @Sys;Int_ack
   1220 OUTPUT @Sys;"DIAG:INT:SETUP2 ON;
                :DIAG:INT:ACT ON"

3. Re-enable the BASIC Language interrupt features that catch the bus SRQ. i.e.
   1240 ENABLE INTR 7;2

This program has been written to run on an external computer connected via HP-IB to the HP E1300/01. All programming of the HP E1330 including catching interrupts is handled by the system instrument in the HP E1300/01. Firmware revision A.07 or later is required.

The two IRQ jumpers on the HP E1330 have been moved from the normal IRQ1 position to the IRQ2 position (you must move both of them!). This is necessary so the system instrument can catch interrupts instead of the operating system, which handles all interrupts on IRQ1. Once these jumpers are moved, only register programming is usually possible.

To produce a signal that can be wired to the PIR lines, two register routines Res0_0 and Res0_1 were created and are called by pressing the defined Softkeys labeled Res0_0 and Res0_1. Res0_0 drives the Res0 line to 0 and Res0_1 drives the Res0 line high. A pull-up must also be attached to Res0 as it is an open collector device. In order to test the PIR interrupts you connect a wire from Res0 (pin 9) to one or more PIR inputs. Then, by pressing the softkeys Res0_0 followed by Res0_1, you will produce the required signal.

10  !re-save "PIR_INT"
20  !This main line code is reserved as a error handling shell.
30  !All application code must be at lower level context.
40  ASSIGN @Sys TO 70900
    !Define I/O paths.
50  ASSIGN @Dig TO 70918
60  COM /Instr/ @Sys,@Dig
70  COM /Register/ Logical_address
80  ON KEY 1 LABEL "QUIT& ?" RECOVER Quit
    !Key to quit and check for errors.
90  ON KEY 2 LABEL "END!" RECOVER End
    !Key to END now, no error check.
100 ON KEY 3 LABEL "REG_DUMP" CALL Reg_dump
    !Key to see E1330 registers.
110 ON KEY 5 LABEL "STS0=1" CALL Res0_1
    !Key to drive line STS0 to 1
120 ON KEY 6 LABEL "STS0=0" CALL Res0_0
    !Key to drive line STS0 to 0
130 ON TIMEOUT 7,3 GOTO End
    !Turn TIMEOUTS to errors--this branch never taken.
140 ON ERROR RECOVER Kaboom
    !This handles timeouts and errors not handled at lower level contexts.
150 !
160 Main
170 Quit:PRINT "Checking for E13xx Errors at the end of the program"
180 E13xx_errors
190 GOTO End
200 Kaboom:PRINT ""
210 PRINT ERRM$
220 PRINT "Checking for E13xx Errors as a BASIC Error has occurred"
230 E13xx_errors
240 End:END
250 !
260 SUB E13xx_errors
!This sub reads all errors from E13xx instruments.
270 COM /Instr/ @Sys,@Dig
280 DIM A$[128]
290 ABORT 7 !Free bus handshakes.
300 !
310 CLEAR @Sys !Terminate instrument activity & clear I/O buffers.
320 REPEAT
330 OUTPUT @Sys;"SYST:ERR?"
340 ENTER @Sys;A,A$
350 PRINT "SYSTEM ERROR ";A$
360 UNTIL A=0
370 SUBEND
380 !
390 Main:SUB Main !This subroutine is treated as the main line
400 COM /Instr/ @Sys,@Dig
410 COM /Register/ Logical_address
420 !Put application code here
430 CLEAR @Sys
440 OUTPUT @Sys;"*RST;*CLS;*OPC?"
450 ENTER @Sys;A
460 Logical_address=144 !E1330 LOGICAL ADDRESS.
470 CALL Reset_dig !Reset the E1330.
480 !
490 !Now setup the system instrument to catch backplane interrupt on IRQ2.
500 OUTPUT @Sys;"STATUS:OPER:ENAB 256;*SRE 128"
!SRQ on backplane INT.
510 OUTPUT @Sys;"DIAG:INT:SETUP2 ON"
!System instrument to catch IRQ2.
520 OUTPUT @Sys;"DIAG:INT:ACT ON;*OPC?"
530 ENTER @Sys;A
540 !
550 !Enable the E1330 to produce PIR interrupts.
560 Enable_pir0
570 Enable_pir1
580 Enable_pir2
590 Enable_pir3
600 Enable_int
610 ON INTR 7,2 CALL Intr_ser
620 ENABLE INTR 7,2
630 !This is just a wait loop.
640 LOOP
650 PRINT TIMEDATE
660 WAIT .5
END LOOP
Main_:SUBEND
!
SUB Reset_dig
COM/Register/ Logical_address
COM/Instr/ @Sys,@Dig
OUTPUT @Dig;"**RST;**OPC?"

ENTER @Dig;A
SUBEND
Reg_dump:SUB Reg_dump
!
This queries all E1330 registers to help debugging.
COM/Instr/ @Sys,@Dig
COM/Register/ Logical_address
INTEGER Query,Reg
Base=2031616+49152+(Logical_address*64)
FOR Reg=0 TO 35
OUTPUT @Sys;"DIAG:PEEK? "&VAL$(Base+Reg)&",8"

ENTER @Sys;Query
Query=BINAND(Query,255)
Hquery$=IVAL$(Query,16)
Bquery$=IVAL$(Query,2)
Hreg$=IVAL$(Reg,16)
PRINT "REGISTER--#D";Reg;" #H";Hreg$[3,4];" #D";Query;" #H";Hquery$[3,4];" #B";Bquery$[9,16]
NEXT Reg
Reg_dump_:SUBEND
!
Int_ser:SUB Intr_ser
!
This is the interrupt service routine.
COM/Instr/ @Sys,@Dig
PRINT "got a interrupt"
A=SPOLL(@Sys)
PRINT "SERIAL POLL VALUE ";A
OUTPUT @Sys;"STAT:OPER:EVEN?"!Must read Operation Status register
ENTER @Sys;Stat_oper
PRINT "STATUS:OPERATION:EVENT ";Stat_oper
OUTPUT @Sys;"DIAG:INT:RESP?"
ENTER @Sys;Int_ack
PRINT "INTERRUPT ACKNOWLEDGE ";Int_ack;DVAL$(Int_ack,2);"  = LADD ";BINAND(Int_ack,255)
!
IF BIT(Int_ack,9)=0 THEN
PRINT "PIR0 OCCURRED"
Enable_pir0
END IF
IF BIT(Int_ack,8)=0 THEN
PRINT "PIR1 OCCURRED"
Enable_pir1
END IF
IF BIT(Int_ack,11)=0 THEN
PRINT "PIR2 OCCURRED"
1150  Enable_pir2
1160  END IF
1170  IF BIT(Int_ack,10)=0 THEN
1180  PRINT "PIR3 OCCURRED"
1190  Enable_pir3
1200  END IF
1210  Enable_int
1220  OUTPUT @Sys;"DIAG:INT:SETUP2 ON;:DIAG:INT:ACT ON;"OPC?"
1230  ENTER @Sys:A
1240  ENABLE INTR 7:2
1250  Int_ser_:SUBEND
1260  !
1270  Res0_1:SUB Res0_1  !Subprogram to drive line RESO (PIN 5) to 1.
1280  !Must have a pullup on RES0 as it is open collector.
1290  COM /Instr/ @Sys,@Dig
1300  COM /Register/ Logical_address
1310  Base=2031616+49152+(Logical_address*64)
1320  OUTPUT @Sys;"DIAG:POKE "&VAL$(Base+(DVAL("10",16)))&",8,96"
1330  PRINT "RES0 DRIVEN TO 1"
1340  Res0_1_:SUBEND
1350  !
1360  Res0_0:SUB Res0_0  !Subprogram to drive line RESO (PIN 5) to 0.
1370  COM /Instr/ @Sys,@Dig
1380  COM /Register/ Logical_address
1390  Base=2031616+49152+(Logical_address*64)
1400  OUTPUT @Sys;"DIAG:POKE "&VAL$(Base+(DVAL("10",16)))&",8,64"
1410  PRINT "STSO DRIVEN TO 0"
1420  Res0_0_:SUBEND
1430  !
1440  Enable_pir0:SUB Enable_pir0
1450  COM /Instr/ @Sys,@Dig
1460  COM /Register/ Logical_address
1470  Base=2031616+49152+(Logical_address*64)
1480  OUTPUT @Sys;"DIAG:POKE "&VAL$(Base+(DVAL("0C",16)))&",8,0"
1490  !PI=0
1500  OUTPUT @Sys;"DIAG:POKE "&VAL$(Base+(DVAL("0B",16)))&",8,128"
1510  !PIEN=1
1520  OUTPUT @Sys;"DIAG:POKE "&VAL$(Base+(DVAL("0C",16)))&",8,128"
1530  !PI=1
1540  Enable_pir0_:SUBEND
1550  !
1560  Enable_pir1:SUB Enable_pir1
1570  COM /Instr/ @Sys,@Dig
1580  COM /Register/ Logical_address
1590  Base=2031616+49152+(Logical_address*64)
1600  OUTPUT @Sys;"DIAG:POKE "&VAL$(Base+(DVAL("0D",16)))&",8,0"
1610  !PI=0
1620  OUTPUT @Sys;"DIAG:POKE "&VAL$(Base+(DVAL("09",16)))&",8,128"
1630  ! PIEN=1
1640  OUTPUT @Sys;"DIAG:POKE "&VAL$(Base+(DVAL("0D",16)))&",8,128"
1650  ! PI=1
1660  Enable_pir1_:SUBEND
1670  !
1680  Enable_pir2:SUB Enable_pir2
The HP E1330 has several signal lines other than the data lines which can be individually controlled. These lines are the FLG, CTL, STS, RES, and PIR lines. The following BASIC language program demonstrates how to control these lines.

FLG0–FLG3 are input lines input from the peripheral to the HP E1330 module) that can be used as individual input lines when not used as handshake lines. The subroutine Ctl_flg_io demonstrates using SCPI commands to control these lines.

CTL0–CTL3 are output lines (output from the HP E1330 module to your peripheral) which can be controlled individually when not used as handshaking lines. Subroutine Ctl_flg_io demonstrates driving these lines using SCPI programming commands.

STS0–STS3 are input lines that can be controlled using register based programming. Subroutine Res_sts_io demonstrates using register based programming of these lines.

RES0–RES3 are output lines that can be controlled using register based programming. Subroutines Res_sts_io, Res_pir_io, and Res_pi_io demonstrate register programming.

PIR0–PIR3 are input lines. Subroutine Res_pir_io demonstrates directly reading these input lines. Subroutine Res_pi_io demonstrates reading a latched version of these inputs.
10 !re-save "DIG_NDL".
20 !Program to demonstrate the non-data lines—FLAG/CONTROL,RES/STS, PIR.
30 !This main line code is reserved as a error handling shell.
40 !All application code must be at lower level context.
50 ASSIGN @Sys TO 70900               !Define I/O paths.
60 ASSIGN @Dvm TO 70903
70 ASSIGN @Dig TO 70910
80 COM @Sys, @Dvm, @Dig
90 ON TIMEOUT 7,3 GOTO End            !Turn TIMEOUTS to errors—this
                                          !branch never taken.
100 ON ERROR RECOVER Kaboom           !This handles timeouts and errors not
                                          !handled.
                                          !lat lower level contexts.
110 PRINT ""                           !Put application code in this sub.
120 Main
121 PRINT ""
130 E13xx_errors
140 GOTO End
150 Kaboom:PRINT ""
160 PRINT ERRM$
170 PRINT "HERE IS THE E13XX ERROR STATUS"
180 E13xx_errors
190 End:END
200 !
210 SUB E13xx_errors                   !This sub reads all errors from E13xx
                                          !instruments.
                                          !This subroutine is treated as the
                                          !main line.
220    COM @Sys, @Dvm, @Dig
230    DIM A$[128]
240    ABORT 7
250    CLEAR @DVM
260    REPEAT
270    OUTPUT @Dvm; "SYST:ERR?"
280    ENTER @Dvm; A$, A$
290    PRINT "DVM ERROR "; A$
300    UNTIL A$=0
310 !
320    CLEAR @Sys
330    REPEAT
340    OUTPUT @Sys; "SYST:ERR?"
350    ENTER @Sys; A$, A$
360    PRINT "SYSTEM ERROR "; A$
370 ! UNTIL A$=0
380 !
390    CLEAR @Dig
400    REPEAT
410    OUTPUT @Dig; "SYST:ERR?"
420    ENTER @Dig; A$, A$
430    PRINT "DIG I/O ERROR "; A$
440    UNTIL A$=0
450 SUBEND
460 !
470 SUB Main
480    COM @Sys, @Dvm, @Dig
490    Cnt_flg_io     !Demonstrate driving CONTROL0,
                          receiving FLAG0.
500    Res_sts_io    !Demonstrate driving RES0, receiving STS0.
510    Res_pir_io    !Demonstrate driving RES0, receiving PIR0.
520    Res_pi_io     !Demonstrate driving RES0, receiving PI0.
530 !Put Application code here.
SUBEND

!Demonstrates driving CONTROL0 then receiving Flag 0.

COM @Sys,@Dvm,@Dig
!Connect CONTROL 0 to FLAG 0.

PRINT "SUBPROGRAM Cnt_flg_io"

OUTPUT @Dig;"*RST"
!RESET to power on state.

OUTPUT @Dig;"SOUR:DIG:CONT0:VAL 0"
!Drive CONTROL 0 to 0.

OUTPUT @Dig;"MEAS:DIG:FLAG0?"
!Read FLAG 0.

ENTER @Dig;A
PRINT "CONTROL0 DRIVEN TO 0 AND FLAG0 RECEIVED AS ";A
OUTPUT @Dig;"SOUR:DIG:CONT0:VAL 1"
!Drive CONTROL 0 to 1.

OUTPUT @Dig;"MEAS:DIG:FLAG0?"
!Read FLAG 0.

ENTER @Dig;A
PRINT "CONTROL0 DRIVEN TO 1 AND FLAG0 RECEIVED AS A ";A
PRINT ""

SUBEND

SUB Res_sts_io
!Demonstrates driving RES0 then receiving STS0.

!Connect RES0 to STS0.
!Use register programming to use RES0 & STS0.

COM @Sys,@Dvm,@Dig

PRINT "SUBPROGRAM Res_sts_io"

OUTPUT @Dig;"*RST"
!RESET to power on state.

Ladd=80
!Base=Start of A16+offset to VXI Reg+offset to card Reg.
Base=2031616+49152+(Ladd*64)
OUTPUT @Sys;"DIAG:POKE "&VAL$(Base+(DVAL("10",16))) &",8,64 "
!Drive RES0 to 0.

OUTPUT @Sys;"DIAG:PEEK? "&VAL$(Base+(DVAL("10",16))) &",8"
!Read REG B+10H

ENTER @Sys;A
Bit0=BIT(A,0)
PRINT "RES0 DRIVEN TO 0, STS0 RECEIVED AS ";Bit0
OUTPUT @Sys;"DIAG:POKE "&VAL$(Base+(DVAL("10",16))) &",96"
!Drive RES0 to 1.

OUTPUT @Sys;"DIAG:PEEK? "&VAL$(Base+(DVAL("10",16))) &",8"
!Read REG B+10H.

ENTER @Sys;A
Bit0=BIT(A,0)
PRINT "RES0 DRIVEN TO 1, STS0 RECEIVED AS ";Bit0
SUBEND

SUB Res_pir_io
!Demonstrates driving RES0 then receiving PIR0.

!Connect RES0 to PIR0.
!Use register programming to use RES0 & PIR0.

COM @Sys,@Dvm,@Dig

PRINT "SUBPROGRAM Res_pir_io"

OUTPUT @Dig;"*RST"
!RESET to power on state.

Ladd=80
!Base=Start of A16+offset to VXI Reg+offset to card Reg.
Base=2031616+49152+(Ladd*64)
Appendix B

SUB  Res_pi_io

!Demonstrates driving RES0 then receiving PI.

Ladd=80

Base=Start of A16+Offset to VXI Reg+Offset to card Reg.

Base=2031616+49152+(Ladd*64)

OUTPUT @Sys;"*RST"

!RESET to power on state.

1150 Ladd=80

1200 PRINT "SUBPROGRAM Res_pi_io"

1210 OUTPUT @Dig;""RST"

1220 Ladd=80

1230 !Base=Start of A16+Offset to VXI Reg+Offset to card Reg.

1240 Base=2031616+49152+(Ladd*64)

1270 OUTPUT @Sys;"DIAG:POKE "&VAL$(Base+(DVAL("08",16))) &",8,131"

!Set PIEN=1.

1280 OUTPUT @Sys;"DIAG:POKE "&VAL$(Base+(DVAL("0C",16))) &",8,128"

!Set PI=1.

1290 OUTPUT @Sys;"DIAG:POKE "&VAL$(Base+(DVAL("10",16))) &",8,64"

!Drive RES0 to 0.

1300 OUTPUT @Sys;"DIAG:PEEK? "&VAL$(Base+(DVAL("10",16))) &",8"

!Read REG B+10H.

1310 ENTER @Sys;A

1320 Bit1=BIT(A,1)

1330 PRINT "RES0 DRIVEN TO 0, PIR0 RECEIVED AS ";Bit1

1340 OUTPUT @Sys;"DIAG:PEEK? "&VAL$(Base+(DVAL("0C",16))) &",8"

!Read PI.

1350 ENTER @Sys;A

1360 Bit7=BIT(A,7)

1370 PRINT "PERIPHERAL INTERRUPT = ";Bit7

1380 OUTPUT @Sys;"DIAG:POKE "&VAL$(Base+(DVAL("10",16))) &",8,96"

!Drive RES0 to 1.

1390 OUTPUT @Sys;"DIAG:PEEK? "&VAL$(Base+(DVAL("10",16))) &",8"

!Read REG B+10H.

1400 ENTER @Sys;A

1410 Bit1=BIT(A,1)

1420 PRINT "RES0 DRIVEN TO 1, PIR0 RECEIVED AS ";Bit1

1430 OUTPUT @Sys;"DIAG:PEEK? "&VAL$(Base+(DVAL("0C",16))) &",8"

!Read PI.

1440 ENTER @Sys;A

1450 Bit7=BIT(A,7)

1460 PRINT "PERIPHERAL INTERRUPT = ";Bit7

1470 SUBEND
The following example was developed with the module at logical address 144. The C language programs were developed on an HP V382 using ANSI C programming language and SICL (Standard Instrument Control Library).

/* C register programming example */

#include <stdio.h>
#include <stdlib.h>
#include <sicl.h>

/* Setup the registers and offsets */
#define mfr_id 0x00
#define dev_id 0x02
#define card_stat 0x04
#define port_xfr_0 0x0C
#define port_xfr_1 0x0D
#define port_xfr_2 0x0E
#define port_xfr_3 0x0F
#define port_ctl_0 0x10
#define port_ctl_1 0x11
#define port_ctl_2 0x12
#define port_ctl_3 0x13
#define port_data_0 0x14
#define port_data_1 0x15
#define port_data_2 0x16
#define port_data_3 0x17
#define port_hand_0 0x18
#define port_hand_1 0x19
#define port_hand_2 0x1A
#define port_hand_3 0x1B
#define port_del_0 0x1C
#define port_del_1 0x1D
#define port_del_2 0x1E
#define port_del_3 0x1F
#define port_norm_0 0x20
#define port_norm_1 0x21
#define port_norm_2 0x22
#define port_norm_3 0x23

/* set up bytes to output */

#define pattern_10xAA
#define pattern_20x55

/* function to test the data register ready bit of the port transfer control register */

int test_drr (int reg_addr){
    int test_1;
    unsigned char reg_byte;
    reg_byte = ibpeek (reg_addr);
    reg_byte = reg_byte << 7;
    if (reg_byte = 0x80)
main() {

INST id;
unsigned short data_word;
unsigned char data_byte;
int reg_num;
char *base_addr;
int errnum;

/* open a path to digital I/O module */

id = iopen("vxi,144");
if (id == 0){
    errnum = igeterrno();
    printf("iopen failed: error = %d,%s\n",errnum,igeterrstr(errnum));
    exit (-1);
}

/* get base address */

base_addr = imap(id,I_MAP_VXIDEV,0,0,NULL);
if (base_addr == NULL){
    errnum = igeterrno();
    printf("imap failure: error = %d,%s\n",errnum,igeterrstr(errnum));
    exit (-1);
}

/* perform a soft reset */

iwpoke((base_addr + card_stat),0xFCBF);
iwpoke((base_addr + card_stat),0xFCBE;

/* read MFR and device ID registers */

data_word = iwpeek (base_addr + mfr_id);
printf("MFR ID value = %04X\n",data_word);
data_word = iwpeek (base_addr + dev_id);
printf("Dev ID value = %04X\n",data_word);

/* output data bytes to ports 0 and 3, no handshake */

/* port 0 */
ibpoke((base_addr + port_hand_0),0x00);
ibpoke((base_addr + port_del_0),0x00);
ibpoke((base_addr + port_norm_0),0x00);
ibpoke((base_addr + port_ctl_0),0x00);
ibpoke((base_addr + port_xfr_0),0x00);
ibpoke((base_addr + port_data_0),pattern_1);
/* port 3 */
ibpoke((base_addr + port_hand_1),0x00);
ibpoke((base_addr + port_del_1),0x00);
ibpoke((base_addr + port_norm_1),0x00);
ibpoke((base_addr + port_ctl_1),0x00);
ibpoke((base_addr + port_xfr_1),0x00);
ibpoke((base_addr + port_data_1),pattern_2);

/* return ports back to input state */
ibpoke((base_addr + port_ctl_0),0x40);
ibpoke((base_addr + port_xfr_0),0x00);
ibpoke((base_addr + port_ctl_1),0x40);
ibpoke((base_addr + port_xfr_0),0x00);

/* input a data byte at port 2, no handshake */
ibpoke((base_addr + port_hand_2),0x00);
ibpoke((base_addr + port_del_2),0x00);
ibpoke((base_addr + port_norm_2),0x00);
ibpoke((base_addr + port_ctl_2),0x40);
ibpoke((base_addr + port_xfr_2),0x00);
data_byte = ibpeek(base_addr + port_data_2);
printf("port data register value = %02X\n",data_byte);

/* input a data byte at port 1, leading edge handshake */

ibpoke((base_addr + port_hand_1),0x20);
ibpoke((base_addr + port_del_1),0xF2);
ibpoke((base_addr + port_norm_1),0x00);
ibpoke((base_addr + port_ctl_1),0x40);
ibpoke((base_addr + port_xfr_1),0x02);
count = 0;
while (test_drr(base_addr + port_xfr_1)){
    count = count++;
    if (count == 100) {
        printf("DRR bit not ready ");
        exit (-1); }
}
data_byte = ibpeek(base_addr + port_data_1);
printf("port data register value = %02X\n",data_byte);

/* disable port handshake */
ibpoke((base_addr + port_xfr_2),0x00);
ibpoke((base_addr + port_xfr_1),0x00);
return 0; }
## Appendix C
### Error Messages

<table>
<thead>
<tr>
<th>Code</th>
<th>Message</th>
<th>Cause</th>
</tr>
</thead>
<tbody>
<tr>
<td>-101</td>
<td>Invalid character</td>
<td>Unrecognized character in specified parameter.</td>
</tr>
<tr>
<td>-102</td>
<td>Syntax Error</td>
<td>Command is missing a space or comma between parameters.</td>
</tr>
<tr>
<td>-103</td>
<td>Invalid separator</td>
<td>Command parameters are not separated by a comma.</td>
</tr>
<tr>
<td>-104</td>
<td>Data Type Error</td>
<td>The wrong data type (i.e. number, character, string, expression) was used when specifying a parameter.</td>
</tr>
<tr>
<td>-108</td>
<td>Parameter not allowed</td>
<td>Parameter specified in a command where none is allowed.</td>
</tr>
<tr>
<td>-109</td>
<td>Missing parameter</td>
<td>No parameter specified when required.</td>
</tr>
<tr>
<td>-113</td>
<td>Undefined header</td>
<td>Command header was incorrectly specified.</td>
</tr>
<tr>
<td>-124</td>
<td>Too many digits</td>
<td>&gt;257 digits were specified for a parameter.</td>
</tr>
<tr>
<td>-128</td>
<td>Numeric data not allowed</td>
<td>A number was specified for a parameter when a letter is required.</td>
</tr>
<tr>
<td>-131</td>
<td>Invalid suffix</td>
<td>Parameter suffix incorrectly specified.</td>
</tr>
<tr>
<td>-138</td>
<td>Suffix not allowed</td>
<td>Parameter suffix is specified when one is not allowed.</td>
</tr>
<tr>
<td>-141</td>
<td>Invalid character data</td>
<td>The parameter type specified is not allowed.</td>
</tr>
<tr>
<td>-161</td>
<td>Invalid block data</td>
<td>Mismatch between character count in header and actual number of characters.</td>
</tr>
<tr>
<td>-178</td>
<td>Expression data not allowed</td>
<td>A parameter is enclosed in parenthesis.</td>
</tr>
<tr>
<td>-221</td>
<td>Settings conflict</td>
<td>Digital I/O command settings are in conflict (e.g., control asserted when in a handshake mode other than NONE).</td>
</tr>
<tr>
<td>-222</td>
<td>Data out of range</td>
<td>Value specified is out of the legal range for parameter.</td>
</tr>
<tr>
<td>-224</td>
<td>Illegal Parameter Value</td>
<td>Inconsistent parameter value or block not found.</td>
</tr>
<tr>
<td>-410</td>
<td>Query Interrupted</td>
<td>Data is not read from the output buffer before another command is issued.</td>
</tr>
<tr>
<td>-420</td>
<td>Query unterminated</td>
<td>Command which generates data not able to finish executing due to a Digital I/O Module configuration error.</td>
</tr>
<tr>
<td>-430</td>
<td>Query deadlocked</td>
<td>Command execution cannot continue since the mainframe's command input and data buffers are full. Clearing the instrument restores control.</td>
</tr>
<tr>
<td>+1000</td>
<td>Out of memory</td>
<td>No memory available.</td>
</tr>
<tr>
<td>+2006</td>
<td>Undefined command</td>
<td>Command not recognized by this instrument.</td>
</tr>
<tr>
<td>+2025</td>
<td>Invalid port number for access TYPE</td>
<td>The port number specified is not valid for the [:type] set.</td>
</tr>
<tr>
<td>+2026</td>
<td>Port number out of range</td>
<td>The port number specified is out of the legal range of port numbers.</td>
</tr>
<tr>
<td>+2027</td>
<td>Invalid bit number for access TYPE</td>
<td>The bit number specified is not valid for the port [:type] set.</td>
</tr>
<tr>
<td>+2028</td>
<td>LW64 &amp; LW96 not supported by this card</td>
<td>Attempt to replace [:type] with either LW64 or LW96 keywords.</td>
</tr>
<tr>
<td>+2029</td>
<td>Duplicate memory block name</td>
<td>The memory block name specified already exists.</td>
</tr>
<tr>
<td>+2030</td>
<td>Invalid number of bytes for TRACE access TYPE</td>
<td>The number of bytes specified in a trace does not match the [:type] set.</td>
</tr>
</tbody>
</table>
Notes:
Symbols
*CLS , 98
*DMC , 68, 98
*EMC , 98
*EMC? , 98
*ESE , 98
*ESE? , 98
*ESR? , 98
*GMC , 98
*IDN , 98
*LMC , 98
*OPC , 98
*OPC? , 98
*PMC , 68, 98
*RCL , 98
*RMC , 98
*RST , 33, 43, 98
*SAV , 98
*SRE , 98
*SRE? , 98
*STB? , 98
*TRG , 98
*TST? , 98
*WAI , 98

A
A16 Address Space , 105–107
inside the command module, 107
inside the mainframe, 107
outside the command module, 106–107
A24 Address Space, 68
Abbreviated Commands, 58
Address
base, 106–107
HP-IB, 31
LADDR, 18, 31
logical switch, 18, 31
module, 31
primary, 31
registers, 105–110
secondary, 31

Address (continued)
space defined, 68, 105
switch, setting, 18, 31
VME memory, 69

Algorithm
input register-based, 120
output register-based, 119

B
Base Address, 106–107
Binary Format, 52, 54
BIT
input, 35, 50
numbers, 50–51, 54
output, 36, 51
querying, 77
specifying, 50–51, 76
summary bit, 93–95
Boolean Command Parameters, 59
BYTE
bit designations, 12
bit numbering, 50, 52, 54
data lines used, 51, 54
input, 35, 50
keyword described, 37, 53, 64–66, 76–85
least significant bit, 52
most significant bit, 52
output, 36, 51–52
range of values, 54
reading an 8-bit, 128–129
status byte, 93
writing an 8-bit, 125–126
C
C Program Examples
reading
  an 8-bit byte, 129
  registers, 124
resetting the module, 122
using an embedded computer, 140
writing
  a 16-bit word, 127
  an 8-bit byte, 126
Cables
digital I/O, connecting, 24
ribbon cable
data line location, 24
ordering, 12
Card Edge Connector, 25
Card Status/Control Register, 111
*CLS, 98
Combining Flag Lines, 21
Command Parameters, rules for use, 14, 59
Command Reference, 57–101
  abbreviated commands, 58
  command
    quick reference, 99–101
    separator, 58
    types, 57
  common command format, 57
  DISPlay subsystem, 61–63
  IEEE 488.2 common commands, 98
  implied commands, 58
  keyword substitutions, 59
  linking commands, 59
  MEASure subsystem, 64–67
  MEMory subsystem, 68–71
  parameters, 59
  SCPI command format, 57–59
  SOURce subsystem, 72–92
  STATus subsystem, 93–95
  SYSTem subsystem, 96–97
Commands
  abbreviated, 58
  IEEE 488.2, 57, 98
  implied, 14, 58
  keyword substitutions, 59
  linking, 59
  optional, 14, 58
  optional parameters, 14, 59
  parameters, 59
  quick reference, 99–101
  SCPI, 57, 99–101
    format, 14, 57–59
Commands (continued)
  separator, 58
  types, 57
Common(*) Commands, 57, 98
  *CLS, 98
  *DMC, 68, 98
  *EMC, 98
  *ESE, 98
  *ESE?, 98
  *ESR?, 98
  *GMC, 98
  *IDN?, 98
  *LMC, 98
  *OPC, 98
  *OPC?, 98
  *PMc, 68, 98
  *RCL, 98
  *RMC, 98
  *RST, 33, 43, 98
  *SAV, 98
  *SRE, 98
  *SRE?, 98
  *STB?, 98
  *TRG, 98
  *TST?, 98
  *WAI, 98
    format, 57
    listing, 98
Condition Register, 93–95
Configuring
  for open collector, 28
  for VXIbus, 18, 20
  isolated digital I/O, 25
  system, 121
    the HP E1330B, 17–29
Connecting
  computers to peripherals, 26–27
  digital I/O cables, 24
  GPIO peripheral, 26–27
  ribbon cables, 25
Connections
  GPIO, 26–27
  open collector, 28
  to peripheral, 22–23
  typical, 29
Connectors
  card edge connector, 25
  header connector, 25
  pin assignments, 22–24
  ribbon cable, 24–25
Data Lines (continued)
  ports, 41
  pull-up, 19, 28
  setting polarity, 82
  specify logic sense, 118
  termination, 19
  TTL levels, 52
Debugging Programs, 130
Decimal Format, 52
Default and Reset States, 33, 43
Deleting
  automatic data handshaking, 88
  memory data blocks, 92
Device Identification Register, 111
DIAG:PEEK?, 108
DIAG:POKE, 108
Disable VME Memory, 71
Discrete Command Parameters, 59
DISPlay Subsystem, 61–63
DISPlay:MONitor:PORT, 61
DISPlay:MONitor:PORT?, 62
DISPlay:MONitor[:STATE], 62
DISPlay:MONitor[:STATE]?, 63
*DMC, 68, 98
Drivers
  downloading SCPI, 13
  SCPI, 13
  typical connection, 29

E
Embedded Computer Example, 140
*EMC, 98
*EMC?, 98
Enable
  inhibit, 116
  mask, 93
  VME memory, 71
Error
  messages and numbers, 143
  query for, 97
  register, 97
*ESE, 98
*ESE?, 98
*ESR?, 98
Event Register, 93–95
Example Programs (VXIplug&play)
  See online help
External
  pull-up, 28–29
  VME memory, 70
Handshake (continued)
using CTL line, 54
using FLG line, 54, 86
with peripheral, 21, 80, 88
Header Connector, 25
Hexadecimal Format, 52, 54
HP IBASIC Examples
reading
an 8-bit byte, 128
registers, 123
resetting the module, 122
using
non-data I/O lines, 136
PIR interrupt lines, 132
writing
a 16-bit word, 127
an 8-bit byte, 125
HP-IB
description of, 16
primary and secondary address, 31

I
I/O Control Line, 12, 22
controlling, 114
default/reset state, 33, 43
description, 42
operation, 42
operation of, 115
query condition of, 89
status, 115
*IDN, 98
IEEE-488.2 Common Commands
Common (*) Commands, 98
Implied Commands, 14, 58
Initial Operation, 16
Input
byte, 35, 50
changing polarity, 41
data
bits, 35, 50
bytes, 35, 50
from multiple ports, 54
format, 54
range of values, 54
register-based algorithm, 120
Input/Output Control Line
See I/O Control Line
Interface
GPIO, 26–27
select code, 31
standard parallel, 26–27
I (continued)
Internal Pull-up, 19, 29
Interrupts
  disable, 20
  flags, 111
  line, 20
  peripheral, 114
  PIR control line, 131
  setting priority, 20
  VXIbus, 20, 110

J
Jumpers
  flag combining, 67
  hardware configuration, 12
  interrupt line, 20, 132
  JM15 and JM16, 20
  pull-up enable, 19

K
Keyword
  rules for use, 58
  substitutions, 59

L
LADDR, 18, 31
LEADing Edge Handshake Mode, 34, 44–45, 80–81, 88–89, 117
Linking Commands, 59
*LMC, 98
Logical Address, 18, 31
  changing, 18, 31
  factory setting, 18, 31, 107
  switch, setting, 18, 31
LWORD
  bit
    designations, 12
    numbering, 54
  data lines used, 54
  keyword described, 37, 53, 64–66, 76–85

M
Macro, deleting, 68
Manufacturer ID Register, 111
MEASURE Subsystem, 64–67
MEASURE:DIGital:DATAn
  [:BYTE]BITm?, 64
  [:BYTE]TRACe, 65
  [:BYTE][:VALue]?., 66
  :LWORD:BITm?, 64
  :LWORD:TRACe, 65
  :LWORD[:VALue]?, 66
  [:type]BITm?, 15, 64
  [:type]TRACe, 65
  [:type][:VALue]?., 66
MEASURE:DIGital:FLAGn?, 67
Memory
  add-on VME, 69
  catalog mainframe system, 90
  catalog VME blocks, 90
  define user block, 91
  delete blocks from, 92
  disable/enable VME, 71
  external VME, 68–71
  query block size, 92
  query VME size, 70
  read data from block, 91
  setting VME size, 70
  using trace, 38–39, 83
  write data to block, 90
MEMORY Subsystem, 68–71
MEMory:DELete:MACRo, 68
MEMory:VME:ADDRess, 69
MEMory:VME:ADDRess?, 69
MEMory:VME:SIZE, 70
MEMory:VME:SIZE?, 70
MEMory:VME:STATe, 71
MEMory:VME:STATe?, 71
Module
  base address, 106–107
  configuring the, 17–29
  description, 96
  manufacturer, 96
  number, 96
  register information, 105–142
  resetting, 122
  specifications, 103–104
  understanding the, 41–54
  using the, 31–39

Index  149
M (continued)

Multiple
handshaking, 53
input/output, 54
operations, 37, 53
ports
single handshake line, 21
specifying, 15, 37, 53
SCPI commands, linking, 59

N
Non-Data Line I/O, 136
NONE Handshake Mode, 34, 44, 49, 80–81, 88–89, 117
Numeric Command Parameters, 59

O
Octal Format, 52, 54
*OPC, 98
*OPC?, 98
Open Collector
configuration, 28–29
data lines, 29
Operation
flowchart, 32
overview, 32
Operation Event Status Register, 94
Operation Status
condition register, 94
enable register, 94
event register, 94
register, 93
query mask set, 94
Optional
command parameters, 14, 59
commands, 14, 58
Opto 22 Mounting Rack, 25
Output
bit, 36, 51
byte, 36, 51–52
changing polarity, 41
data
bits, 36, 51
bytes, 36, 51–52
to multiple ports, 54
format, 52, 54
range of values, 54
register-based algorithm, 119
using open collector, 28

P
Parameters, 59
PARTial Handshake Mode, 34, 44, 48, 80–81, 88–89, 117
Peripheral
connecting to computers, 26–27
GPIO, connecting to, 26–27
handshake, 21, 80, 88
interrupt, 22
bus, 20
interrupts, 114
pinout, 22–23
reset, 22
Peripheral Control Line
See PIR Control Line
Pinouts
connectors, 24
peripheral, 22–23
PIR Control Line, 12, 22
description, 43
interrupts, 131
operation, 43
operation of, 114
status, 114
using as input lines, 136
Plug&Play
See online help
*PMC, 68, 98
Polarity
changing, 41–42
CTL line, 33, 42–43, 74
data lines, 82
default/reset state, 33, 43
FLG line, 33, 42–43, 86
setting, 33, 41, 43, 74, 82
Ports
bit designations, 12
combining, 21
control (CTL) line, 42
control/status register, 114
data lines, 15, 41
data register, 115
delay register, 117
description, 12, 41–43
flag (FLG) line, 42
flag line, 21, 86
handshake register, 116
input/output (I/O) line, 42
interrupt control register, 112
multiple port handshaking, 53
normalization register, 118
P (continued)

Ports (continued)

peripheral interrupt request (PIR) line, 43
reset (RES) line, 43
specifying, 14
specifying multiple, 15, 37, 53
status (STS) line, 43
transfer control register, 113
transfer mode, 116
type combinations allowed, 55
writing data to, 83–84

Primary Address, 31

Program Examples

combine all 4 ports, 37
input data bits and bytes, 35
output data bits and bytes, 36
reading
an 8-bit byte, 128–129
registers, 123–124
register access, 121
resetting the module, 122
set the handshake mode, 34
system configuration, 121
trace memory, 38–39
using
non-data I/O lines, 136
PIR interrupt lines, 132
verify initial operation, 16
writing
a 16-bit word, 127
an 8-bit byte, 125–126

Programming

debugging register-based, 130
the Digital I/O module, 13–15
using SCPI, 13–15

Pull-up

calculating resistor value, 28
discrete resistive, 29
enable jumpers, 19
external, 28–29
internal, 19, 29
resistor, 19, 28

PULSe Handshake Mode, 34, 44, 47, 78, 80–81, 87–89, 117

Q

Query
data

bits, 77
blocks available, 90
lines polarity, 82
error register, 97
external memory state, 71
flag line

polarity, 86
status, 67
handshake
delay time, 79, 88
mode, 81, 89
I/O control line, 89
memory block size, 92
module description, 96
monitor mode state, 63
operation
event status register, 94
status condition register, 94
questionable status

condition register, 95
event register, 95
register, 95
SCPI version, 97
VME memory

address, 69
size, 70

Questionable Status

condition register, 95
able enable register, 94
event register, 95
register, 93
query mask set, 95

R

Range Multipliers, 117
*RCL, 98

Reading

a 16-bit word, 130
an 8-bit byte, 128–129
data from memory block, 91
operation
event status register, 94
status condition register, 94
questionable status

condition register, 95
event register, 95
registers, 123–124
R (continued)
Register-Based
  debugging programs, 130
  input algorithm, 120
  output algorithm, 119
  programming examples, 121
Registers
  addressing, 105–110
  base address, 106–107
  card status/control, 111
  condition register, 93–95
  definitions, 109–110
  descriptions, 111–118
Device Identification Register, 111
  event register, 93–95
  information, 105–142
  manufacturer ID, 111
  map, 109–110
  offset, 108
  operation event status, 94
  operation status
    condition register, 94
    enable register, 94
    event register, 94
    register, 93–94
port
  control/status, 114
  data, 115
  delay, 117
  handshake, 116
  interrupt control, 112
  normalization, 118
  transfer control, 113
questionable status
  condition register, 95
  enable register, 94
  event register, 95
  register, 93, 95
reading, 123–124
reset states, 109
standard event register, 93
status register, 93

RES Control Line, 12, 22
  controlling, 114
  description, 43
  operation, 43
  operation of, 114
  status, 114
  using as output lines, 136
Reset Control Line
  See RES Control Line
Reset States, 33, 43, 109
Resetting Module, 122
Ribbon Cable
  connecting, 25
  pins, 24–25
  replacement, 12
*RMC, 98
*RST, 33, 43, 98

S
*SAV, 98
SCPI
  drivers, downloading, 13
  status registers, 93
  version query, 97
SCPI Commands, 57, 99–101
  abbreviated, 58
  abbreviated commands, 58
  command separator, 58
  DISPlay subsystem, 61–63
  format used, 14, 57–59
  handshake modes, 34, 44
  implied, 14, 58
  implied commands, 58–59
  linking, 59
  long form, 14, 58
  MEASure subsystem, 64–67
  MEMory subsystem, 68–71
  multiple port operations, 37, 53
  optional, 14, 58
  optional parameters, 14, 59
  parameters, 14, 59
  quick reference, 99–101
  reference, 60
  short form, 14, 58
[SOURce:] subsystem, 72–92
specifying, 14
STATus subsystem, 93–95
SYSTem subsystem, 96–97
[:type] keyword substitutions, 37, 53, 59, 64–66, 76–85
Secondary Address, 31
Select Code Interface, 31
Selecting Interrupt Line, 20
Setting
  address switch, 18, 31
  CTL line
    polarity, 33, 42–43, 74
    value, 75
  data lines polarity, 82
  FLG line polarity, 33, 42–43, 86
Setting (continued)
handshake mode, 34, 44–49, 80, 88
interrupt line, 20
polarity, 33, 41, 43, 74, 82
VME external memory, 70
Soft [SOURCE:]Front Panel (VXI plug&play)
See online help
SOURCE Subsystem, 72–92
[SOURCe:]DIGital:CONTrol?
[:POLarity], 75
[:POlarity?], 75
[SOURCe:]DIGital:DATA?
[:byte]BITm, 76
[:byte]BITm?, 77
[:byte]HANDshakE:DELay, 78
[:byte]HANDshakE:DELay?, 79
[:byte]HANDshakE[:MODE], 80
[:byte]HANDshakE[:MODE]?, 81
[:byte]POLarity, 82
[:byte]POLarity?, 82
[:byte]TRACe, 83
[:byte][:type]BITm, 76
[:byte][:type]BITm?, 77
[:byte][:type]HANDshakE:DELay, 78
[:byte][:type]HANDshakE:DELay?, 79
[:byte][:type]HANDshakE[:MODE], 80
[:byte][:type]HANDshakE[:MODE]?, 81
[:byte][:type]POLarity, 82
[:byte][:type]POLarity?, 82
[:byte][:type]TRACe, 83
[:byte][:type][:VALue], 84
[:byte][:type][:VALue]?, 85
[:LWORD:BITm, 76
[:LWORD:BITm?, 77
[:LWORD:HANDshakE:DELay, 78
[:LWORD:HANDshakE:DELay?, 79
[:LWORD:HANDshakE[:MODE], 80
[:LWORD:HANDshakE[:MODE]?, 81
[:LWORD:POLarity, 82
[:LWORD:POLarity?, 82
[:LWORD:TRACe, 83
[:LWORD][:VALue], 84
[:LWORD][:VALue]?, 85
[:POLarity, 33, 43
[:type]BITm, 50–51, 76
[:type]BITm?, 77
[:type]HANDshakE:DELay, 34, 44, 49, 53, 78
[:type]HANDshakE:DELay?, 79
[:type]HANDshakE[:MODE], 34, 44, 53, 80
[:type]HANDshakE[:MODE]?, 81
[:type]POLarity, 82
[:type]POLaritY?, 82
[:type]TRACe, 83
[:type][:VALue], 14, 52, 84
[:type][:VALue]?, 85

[SOURCe:]DIGital:DATA? (continued)
[:WORD:BITm, 76
[:WORD:BITm?, 77
[:WORD:HANDshakE:DELay, 78
[:WORD:HANDshakE:DELay?, 79
[:WORD:HANDshakE[:MODE], 80
[:WORD:HANDshakE[:MODE]?, 81
[:WORD:POLarity, 82
[:WORD:POLarity?, 82
[:WORD:TRACe, 83
[:WORD][:VALue], 84
[:WORD][:VALue]?, 85
[SOURCe:]DIGital:FLAGn
[:POLarity, 33, 43, 86
[:POLarity?, 86
[SOURCe:]DIGital:HANDshakEn
[:DELay, 34, 44, 49, 87
[:DELay?, 88
[:MODE], 34, 44, 88
[:MODE]?, 89
[SOURCe:]DIGital:IOn?, 89
[SOURCe:][:BYTE]DIGital:TRACe
[:CATalog?, 90
[:DATA], 90
[:DATA]?, 91
[:DEFine, 91
[:DEFine?, 92
[:DELete:ALL, 92
[:DELete[:NAME], 92
Specifications, 103–104
Specifying
bits for input, 50
bits for output, 51
bytes for input, 50
data bits, 15, 76
multiple ports, 15, 37, 53
ports, 14
SCPI commands, 14
*SRE, 98
*SRE?, 98
Standard Commands for Programmable Instruments
See SCPI Commands
Standard Event Register, 93
Status Byte, 93
Status Control Line
See STS Control Line
Status Register, 93
STATus Subsystem, 93–95
STATus:OPERation:CONDition?, 94
STATus:OPERation:ENABLE, 94
STATus:OPERation:ENABLE?, 94
STATus:OPERation[:EVENTi]?, 94
S (continued)
STATus:PRESet, 94
STATus:QUESTIONable:CONDition?, 95
STATus:QUESTIONable:ENABLE, 95
STATus:QUESTIONable:ENABLE?, 95
STATus:QUESTIONable:[EVENT]?, 95
*STB?, 98
STRObe Handshake Mode, 34, 44, 49, 78, 80–81, 87–89, 117
STS Control Line, 12, 22
description, 43
operation, 43
operation of, 114
status, 114
using as input lines, 136
Summary Bit, 93–95
Switches
flag combining, 21
logical address, 18, 31
System Configuration, 121
SYSTem Subsystem, 96–97
SYSTem:CDEscription?, 96
SYSTem:CTYPE?, 96
SYSTem:ERROR?, 97
SYSTem:VERSION?, 97
T
Technical Description, 11–12
Trace Memory, using, 38–39, 83
TRAiling Edge Handshake Mode, 34, 44, 46, 80–81, 88–89, 117
Transfer Mode, 116
Transition Filters, 93
*TRG, 98
*TST?, 98
[:type]
keyword
described, 37, 53
substitutions, 37, 53, 59, 64–66, 76–85
port combinations allowed, 55
Typical Driver/Receiver Connection, 29
U
Understanding the HP E1330B, 41–54
Using
external pull-ups, 28
handshake mode, 44–49, 80–81, 88
the HP E1330B, 31–39
trace memory, 38–39, 83
V
VMEbus, 11, 68
add-on VME memory, 69
catalog memory, 90
external memory, 68–71
size, 70
query memory address, 69
VXIbus
A16 address space, 105–107
data acknowledge line, 116
interrupt level, 11
interrupts, 20, 110
transferring data, 116
VXIplug&play
See online help
W
*WAI, 98
WORD
bit
designations, 12
numbering, 54
data lines used, 54
keyword described, 37, 53, 64–66, 76–85
reading a 16-bit, 130
writing a 16-bit, 127
Writing
a 16-bit word, 127
an 8-bit byte, 125–126
data
to memory block, 90
to ports, 83–84